150586ef2SAndy Fleming /* 250586ef2SAndy Fleming * FSL SD/MMC Defines 350586ef2SAndy Fleming *------------------------------------------------------------------- 450586ef2SAndy Fleming * 532c8cfb2SPriyanka Jain * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc 650586ef2SAndy Fleming * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 850586ef2SAndy Fleming */ 950586ef2SAndy Fleming 1050586ef2SAndy Fleming #ifndef __FSL_ESDHC_H__ 1150586ef2SAndy Fleming #define __FSL_ESDHC_H__ 1250586ef2SAndy Fleming 131221ce45SMasahiro Yamada #include <linux/errno.h> 14c67bee14SStefano Babic #include <asm/byteorder.h> 15b33433a6SAnton Vorontsov 1693bfd616SPantelis Antoniou /* needed for the mmc_cfg definition */ 1793bfd616SPantelis Antoniou #include <mmc.h> 1893bfd616SPantelis Antoniou 195a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT 205a8dbdc6SYangbo Lu #include "../board/freescale/common/qixis.h" 215a8dbdc6SYangbo Lu #endif 225a8dbdc6SYangbo Lu 2350586ef2SAndy Fleming /* FSL eSDHC-specific constants */ 2450586ef2SAndy Fleming #define SYSCTL 0x0002e02c 2550586ef2SAndy Fleming #define SYSCTL_INITA 0x08000000 2650586ef2SAndy Fleming #define SYSCTL_TIMEOUT_MASK 0x000f0000 271118cdbfSLi Yang #define SYSCTL_CLOCK_MASK 0x0000fff0 28f0b5f23fSEric Nelson #if !defined(CONFIG_FSL_USDHC) 29c67bee14SStefano Babic #define SYSCTL_CKEN 0x00000008 3050586ef2SAndy Fleming #define SYSCTL_PEREN 0x00000004 3150586ef2SAndy Fleming #define SYSCTL_HCKEN 0x00000002 3250586ef2SAndy Fleming #define SYSCTL_IPGEN 0x00000001 33f0b5f23fSEric Nelson #endif 3448bb3bb5SJerry Huang #define SYSCTL_RSTA 0x01000000 357a5b8029SDirk Behme #define SYSCTL_RSTC 0x02000000 367a5b8029SDirk Behme #define SYSCTL_RSTD 0x04000000 3750586ef2SAndy Fleming 38f53225ccSPeng Fan #define VENDORSPEC_CKEN 0x00004000 39f53225ccSPeng Fan #define VENDORSPEC_PEREN 0x00002000 40f53225ccSPeng Fan #define VENDORSPEC_HCKEN 0x00001000 41f53225ccSPeng Fan #define VENDORSPEC_IPGEN 0x00000800 42f53225ccSPeng Fan #define VENDORSPEC_INIT 0x20007809 43f53225ccSPeng Fan 4450586ef2SAndy Fleming #define IRQSTAT 0x0002e030 4550586ef2SAndy Fleming #define IRQSTAT_DMAE (0x10000000) 4650586ef2SAndy Fleming #define IRQSTAT_AC12E (0x01000000) 4750586ef2SAndy Fleming #define IRQSTAT_DEBE (0x00400000) 4850586ef2SAndy Fleming #define IRQSTAT_DCE (0x00200000) 4950586ef2SAndy Fleming #define IRQSTAT_DTOE (0x00100000) 5050586ef2SAndy Fleming #define IRQSTAT_CIE (0x00080000) 5150586ef2SAndy Fleming #define IRQSTAT_CEBE (0x00040000) 5250586ef2SAndy Fleming #define IRQSTAT_CCE (0x00020000) 5350586ef2SAndy Fleming #define IRQSTAT_CTOE (0x00010000) 5450586ef2SAndy Fleming #define IRQSTAT_CINT (0x00000100) 5550586ef2SAndy Fleming #define IRQSTAT_CRM (0x00000080) 5650586ef2SAndy Fleming #define IRQSTAT_CINS (0x00000040) 5750586ef2SAndy Fleming #define IRQSTAT_BRR (0x00000020) 5850586ef2SAndy Fleming #define IRQSTAT_BWR (0x00000010) 5950586ef2SAndy Fleming #define IRQSTAT_DINT (0x00000008) 6050586ef2SAndy Fleming #define IRQSTAT_BGE (0x00000004) 6150586ef2SAndy Fleming #define IRQSTAT_TC (0x00000002) 6250586ef2SAndy Fleming #define IRQSTAT_CC (0x00000001) 6350586ef2SAndy Fleming 6450586ef2SAndy Fleming #define CMD_ERR (IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE) 659b74dc56SAndrew Gabbasov #define DATA_ERR (IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE | \ 669b74dc56SAndrew Gabbasov IRQSTAT_DMAE) 679b74dc56SAndrew Gabbasov #define DATA_COMPLETE (IRQSTAT_TC | IRQSTAT_DINT) 6850586ef2SAndy Fleming 6950586ef2SAndy Fleming #define IRQSTATEN 0x0002e034 7050586ef2SAndy Fleming #define IRQSTATEN_DMAE (0x10000000) 7150586ef2SAndy Fleming #define IRQSTATEN_AC12E (0x01000000) 7250586ef2SAndy Fleming #define IRQSTATEN_DEBE (0x00400000) 7350586ef2SAndy Fleming #define IRQSTATEN_DCE (0x00200000) 7450586ef2SAndy Fleming #define IRQSTATEN_DTOE (0x00100000) 7550586ef2SAndy Fleming #define IRQSTATEN_CIE (0x00080000) 7650586ef2SAndy Fleming #define IRQSTATEN_CEBE (0x00040000) 7750586ef2SAndy Fleming #define IRQSTATEN_CCE (0x00020000) 7850586ef2SAndy Fleming #define IRQSTATEN_CTOE (0x00010000) 7950586ef2SAndy Fleming #define IRQSTATEN_CINT (0x00000100) 8050586ef2SAndy Fleming #define IRQSTATEN_CRM (0x00000080) 8150586ef2SAndy Fleming #define IRQSTATEN_CINS (0x00000040) 8250586ef2SAndy Fleming #define IRQSTATEN_BRR (0x00000020) 8350586ef2SAndy Fleming #define IRQSTATEN_BWR (0x00000010) 8450586ef2SAndy Fleming #define IRQSTATEN_DINT (0x00000008) 8550586ef2SAndy Fleming #define IRQSTATEN_BGE (0x00000004) 8650586ef2SAndy Fleming #define IRQSTATEN_TC (0x00000002) 8750586ef2SAndy Fleming #define IRQSTATEN_CC (0x00000001) 8850586ef2SAndy Fleming 892d9ca2c7SYangbo Lu #define ESDHCCTL 0x0002e40c 902d9ca2c7SYangbo Lu #define ESDHCCTL_PCS (0x00080000) 912d9ca2c7SYangbo Lu 9250586ef2SAndy Fleming #define PRSSTAT 0x0002e024 937a5b8029SDirk Behme #define PRSSTAT_DAT0 (0x01000000) 9450586ef2SAndy Fleming #define PRSSTAT_CLSL (0x00800000) 9550586ef2SAndy Fleming #define PRSSTAT_WPSPL (0x00080000) 9650586ef2SAndy Fleming #define PRSSTAT_CDPL (0x00040000) 9750586ef2SAndy Fleming #define PRSSTAT_CINS (0x00010000) 9850586ef2SAndy Fleming #define PRSSTAT_BREN (0x00000800) 9977c1458dSDipen Dudhat #define PRSSTAT_BWEN (0x00000400) 1002d9ca2c7SYangbo Lu #define PRSSTAT_SDSTB (0X00000008) 10150586ef2SAndy Fleming #define PRSSTAT_DLA (0x00000004) 10250586ef2SAndy Fleming #define PRSSTAT_CICHB (0x00000002) 10350586ef2SAndy Fleming #define PRSSTAT_CIDHB (0x00000001) 10450586ef2SAndy Fleming 10550586ef2SAndy Fleming #define PROCTL 0x0002e028 10650586ef2SAndy Fleming #define PROCTL_INIT 0x00000020 10750586ef2SAndy Fleming #define PROCTL_DTW_4 0x00000002 10850586ef2SAndy Fleming #define PROCTL_DTW_8 0x00000004 10950586ef2SAndy Fleming 11050586ef2SAndy Fleming #define CMDARG 0x0002e008 11150586ef2SAndy Fleming 11250586ef2SAndy Fleming #define XFERTYP 0x0002e00c 11350586ef2SAndy Fleming #define XFERTYP_CMD(x) ((x & 0x3f) << 24) 11450586ef2SAndy Fleming #define XFERTYP_CMDTYP_NORMAL 0x0 11550586ef2SAndy Fleming #define XFERTYP_CMDTYP_SUSPEND 0x00400000 11650586ef2SAndy Fleming #define XFERTYP_CMDTYP_RESUME 0x00800000 11750586ef2SAndy Fleming #define XFERTYP_CMDTYP_ABORT 0x00c00000 11850586ef2SAndy Fleming #define XFERTYP_DPSEL 0x00200000 11950586ef2SAndy Fleming #define XFERTYP_CICEN 0x00100000 12050586ef2SAndy Fleming #define XFERTYP_CCCEN 0x00080000 12150586ef2SAndy Fleming #define XFERTYP_RSPTYP_NONE 0 12250586ef2SAndy Fleming #define XFERTYP_RSPTYP_136 0x00010000 12350586ef2SAndy Fleming #define XFERTYP_RSPTYP_48 0x00020000 12450586ef2SAndy Fleming #define XFERTYP_RSPTYP_48_BUSY 0x00030000 12550586ef2SAndy Fleming #define XFERTYP_MSBSEL 0x00000020 12650586ef2SAndy Fleming #define XFERTYP_DTDSEL 0x00000010 1270e1bf614SVolodymyr Riazantsev #define XFERTYP_DDREN 0x00000008 12850586ef2SAndy Fleming #define XFERTYP_AC12EN 0x00000004 12950586ef2SAndy Fleming #define XFERTYP_BCEN 0x00000002 13050586ef2SAndy Fleming #define XFERTYP_DMAEN 0x00000001 13150586ef2SAndy Fleming 13250586ef2SAndy Fleming #define CINS_TIMEOUT 1000 13377c1458dSDipen Dudhat #define PIO_TIMEOUT 100000 13450586ef2SAndy Fleming 13550586ef2SAndy Fleming #define DSADDR 0x2e004 13650586ef2SAndy Fleming 13750586ef2SAndy Fleming #define CMDRSP0 0x2e010 13850586ef2SAndy Fleming #define CMDRSP1 0x2e014 13950586ef2SAndy Fleming #define CMDRSP2 0x2e018 14050586ef2SAndy Fleming #define CMDRSP3 0x2e01c 14150586ef2SAndy Fleming 14250586ef2SAndy Fleming #define DATPORT 0x2e020 14350586ef2SAndy Fleming 14450586ef2SAndy Fleming #define WML 0x2e044 14550586ef2SAndy Fleming #define WML_WRITE 0x00010000 14632c8cfb2SPriyanka Jain #ifdef CONFIG_FSL_SDHC_V2_3 14732c8cfb2SPriyanka Jain #define WML_RD_WML_MAX 0x80 14832c8cfb2SPriyanka Jain #define WML_WR_WML_MAX 0x80 14932c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL 0x0 15032c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL 0x0 15132c8cfb2SPriyanka Jain #define WML_RD_WML_MASK 0x7f 15232c8cfb2SPriyanka Jain #define WML_WR_WML_MASK 0x7f0000 15332c8cfb2SPriyanka Jain #else 15432c8cfb2SPriyanka Jain #define WML_RD_WML_MAX 0x10 15532c8cfb2SPriyanka Jain #define WML_WR_WML_MAX 0x80 15632c8cfb2SPriyanka Jain #define WML_RD_WML_MAX_VAL 0x10 15732c8cfb2SPriyanka Jain #define WML_WR_WML_MAX_VAL 0x80 158ab467c51SRoy Zang #define WML_RD_WML_MASK 0xff 159ab467c51SRoy Zang #define WML_WR_WML_MASK 0xff0000 16032c8cfb2SPriyanka Jain #endif 16150586ef2SAndy Fleming 16250586ef2SAndy Fleming #define BLKATTR 0x2e004 16350586ef2SAndy Fleming #define BLKATTR_CNT(x) ((x & 0xffff) << 16) 16450586ef2SAndy Fleming #define BLKATTR_SIZE(x) (x & 0x1fff) 16550586ef2SAndy Fleming #define MAX_BLK_CNT 0x7fff /* so malloc will have enough room with 32M */ 16650586ef2SAndy Fleming 16750586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS18 0x04000000 16850586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS30 0x02000000 16950586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_VS33 0x01000000 17050586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_SRS 0x00800000 17150586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_DMAS 0x00400000 17250586ef2SAndy Fleming #define ESDHC_HOSTCAPBLT_HSS 0x00200000 17350586ef2SAndy Fleming 174f022d36eSOtavio Salvador #define ESDHC_VENDORSPEC_VSELECT 0x00000002 /* Use 1.8V */ 175f022d36eSOtavio Salvador 176c67bee14SStefano Babic struct fsl_esdhc_cfg { 1775330c7d7SPeng Fan phys_addr_t esdhc_base; 178a2ac1b3aSBenoît Thébaudeau u32 sdhc_clk; 179aad4659aSAbbas Raza u8 max_bus_width; 18015a91651SPeng Fan int wp_enable; 181*32a9179fSPeng Fan int vs18_enable; /* Use 1.8V if set to 1 */ 18293bfd616SPantelis Antoniou struct mmc_config cfg; 183c67bee14SStefano Babic }; 184c67bee14SStefano Babic 185c67bee14SStefano Babic /* Select the correct accessors depending on endianess */ 186c82e9de4SWang Huan #if defined CONFIG_SYS_FSL_ESDHC_LE 187c82e9de4SWang Huan #define esdhc_read32 in_le32 188c82e9de4SWang Huan #define esdhc_write32 out_le32 189c82e9de4SWang Huan #define esdhc_clrsetbits32 clrsetbits_le32 190c82e9de4SWang Huan #define esdhc_clrbits32 clrbits_le32 191c82e9de4SWang Huan #define esdhc_setbits32 setbits_le32 192c82e9de4SWang Huan #elif defined(CONFIG_SYS_FSL_ESDHC_BE) 193c82e9de4SWang Huan #define esdhc_read32 in_be32 194c82e9de4SWang Huan #define esdhc_write32 out_be32 195c82e9de4SWang Huan #define esdhc_clrsetbits32 clrsetbits_be32 196c82e9de4SWang Huan #define esdhc_clrbits32 clrbits_be32 197c82e9de4SWang Huan #define esdhc_setbits32 setbits_be32 198c82e9de4SWang Huan #elif __BYTE_ORDER == __LITTLE_ENDIAN 199c67bee14SStefano Babic #define esdhc_read32 in_le32 200c67bee14SStefano Babic #define esdhc_write32 out_le32 201c67bee14SStefano Babic #define esdhc_clrsetbits32 clrsetbits_le32 202c67bee14SStefano Babic #define esdhc_clrbits32 clrbits_le32 203c67bee14SStefano Babic #define esdhc_setbits32 setbits_le32 204c67bee14SStefano Babic #elif __BYTE_ORDER == __BIG_ENDIAN 205c67bee14SStefano Babic #define esdhc_read32 in_be32 206c67bee14SStefano Babic #define esdhc_write32 out_be32 207c67bee14SStefano Babic #define esdhc_clrsetbits32 clrsetbits_be32 208c67bee14SStefano Babic #define esdhc_clrbits32 clrbits_be32 209c67bee14SStefano Babic #define esdhc_setbits32 setbits_be32 210c67bee14SStefano Babic #else 211c67bee14SStefano Babic #error "Endianess is not defined: please fix to continue" 212c67bee14SStefano Babic #endif 213c67bee14SStefano Babic 214b33433a6SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC 21550586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis); 216c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg); 217b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd); 218b33433a6SAnton Vorontsov #else fsl_esdhc_mmc_init(bd_t * bis)219b33433a6SAnton Vorontsovstatic inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; } fdt_fixup_esdhc(void * blob,bd_t * bd)220b33433a6SAnton Vorontsovstatic inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {} 221b33433a6SAnton Vorontsov #endif /* CONFIG_FSL_ESDHC */ 222bb0dc108SYing Zhang void __noreturn mmc_boot(void); 2231eaa742dSPrabhakar Kushwaha void mmc_spl_load_image(uint32_t offs, unsigned int size, void *vdst); 22450586ef2SAndy Fleming 22550586ef2SAndy Fleming #endif /* __FSL_ESDHC_H__ */ 226