1c916d7c9SKumar Gala /* 2111fd19eSRoy Zang * Copyright 2009-2012 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5c916d7c9SKumar Gala */ 6c916d7c9SKumar Gala 7c916d7c9SKumar Gala #ifndef __FM_ETH_H__ 8c916d7c9SKumar Gala #define __FM_ETH_H__ 9c916d7c9SKumar Gala 10c916d7c9SKumar Gala #include <common.h> 11c916d7c9SKumar Gala #include <asm/types.h> 12c916d7c9SKumar Gala #include <asm/fsl_enet.h> 13c916d7c9SKumar Gala 14c916d7c9SKumar Gala enum fm_port { 15c916d7c9SKumar Gala FM1_DTSEC1, 16c916d7c9SKumar Gala FM1_DTSEC2, 17c916d7c9SKumar Gala FM1_DTSEC3, 18c916d7c9SKumar Gala FM1_DTSEC4, 19c916d7c9SKumar Gala FM1_DTSEC5, 209e758758SYork Sun FM1_DTSEC6, 219e758758SYork Sun FM1_DTSEC9, 229e758758SYork Sun FM1_DTSEC10, 23c916d7c9SKumar Gala FM1_10GEC1, 249e758758SYork Sun FM1_10GEC2, 25c916d7c9SKumar Gala FM2_DTSEC1, 26c916d7c9SKumar Gala FM2_DTSEC2, 27c916d7c9SKumar Gala FM2_DTSEC3, 28c916d7c9SKumar Gala FM2_DTSEC4, 2999abf7deSTimur Tabi FM2_DTSEC5, 309e758758SYork Sun FM2_DTSEC6, 319e758758SYork Sun FM2_DTSEC9, 329e758758SYork Sun FM2_DTSEC10, 33c916d7c9SKumar Gala FM2_10GEC1, 349e758758SYork Sun FM2_10GEC2, 35c916d7c9SKumar Gala NUM_FM_PORTS, 36c916d7c9SKumar Gala }; 37c916d7c9SKumar Gala 38c916d7c9SKumar Gala enum fm_eth_type { 39c916d7c9SKumar Gala FM_ETH_1G_E, 40c916d7c9SKumar Gala FM_ETH_10G_E, 41c916d7c9SKumar Gala }; 42c916d7c9SKumar Gala 43111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 44111fd19eSRoy Zang #define CONFIG_SYS_FM1_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfc000) 45111fd19eSRoy Zang #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfd000) 46111fd19eSRoy Zang #define CONFIG_SYS_FM2_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfc000) 47111fd19eSRoy Zang #define CONFIG_SYS_FM2_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfd000) 48111fd19eSRoy Zang #else 49c916d7c9SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xe1120) 50c916d7c9SKumar Gala #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xf1000) 51111fd19eSRoy Zang #endif 52c916d7c9SKumar Gala 53c916d7c9SKumar Gala #define DEFAULT_FM_MDIO_NAME "FSL_MDIO0" 54c916d7c9SKumar Gala #define DEFAULT_FM_TGEC_MDIO_NAME "FM_TGEC_MDIO" 55c916d7c9SKumar Gala 56c916d7c9SKumar Gala /* Fman ethernet info struct */ 57c916d7c9SKumar Gala #define FM_ETH_INFO_INITIALIZER(idx, pregs) \ 58c916d7c9SKumar Gala .fm = idx, \ 59c916d7c9SKumar Gala .phy_regs = (void *)pregs, \ 60c916d7c9SKumar Gala .enet_if = PHY_INTERFACE_MODE_NONE, \ 61c916d7c9SKumar Gala 62111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 63111fd19eSRoy Zang #define FM_DTSEC_INFO_INITIALIZER(idx, n) \ 64111fd19eSRoy Zang { \ 65111fd19eSRoy Zang FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC_MDIO_ADDR) \ 66111fd19eSRoy Zang .index = idx, \ 67111fd19eSRoy Zang .num = n - 1, \ 68111fd19eSRoy Zang .type = FM_ETH_1G_E, \ 69111fd19eSRoy Zang .port = FM##idx##_DTSEC##n, \ 70111fd19eSRoy Zang .rx_port_id = RX_PORT_1G_BASE + n - 1, \ 71111fd19eSRoy Zang .tx_port_id = TX_PORT_1G_BASE + n - 1, \ 72111fd19eSRoy Zang .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 73111fd19eSRoy Zang offsetof(struct ccsr_fman, memac[n-1]),\ 74111fd19eSRoy Zang } 75111fd19eSRoy Zang 76111fd19eSRoy Zang #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 77111fd19eSRoy Zang { \ 78944b6ccfSShaohui Xie FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM2_TGEC_MDIO_ADDR) \ 79111fd19eSRoy Zang .index = idx, \ 80111fd19eSRoy Zang .num = n - 1, \ 81111fd19eSRoy Zang .type = FM_ETH_10G_E, \ 82111fd19eSRoy Zang .port = FM##idx##_10GEC##n, \ 83111fd19eSRoy Zang .rx_port_id = RX_PORT_10G_BASE + n - 1, \ 84111fd19eSRoy Zang .tx_port_id = TX_PORT_10G_BASE + n - 1, \ 85111fd19eSRoy Zang .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 86944b6ccfSShaohui Xie offsetof(struct ccsr_fman, memac[n-1+8]),\ 87111fd19eSRoy Zang } 88111fd19eSRoy Zang #else 89c916d7c9SKumar Gala #define FM_DTSEC_INFO_INITIALIZER(idx, n) \ 90c916d7c9SKumar Gala { \ 91c916d7c9SKumar Gala FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR) \ 92c916d7c9SKumar Gala .index = idx, \ 93c916d7c9SKumar Gala .num = n - 1, \ 94c916d7c9SKumar Gala .type = FM_ETH_1G_E, \ 95c916d7c9SKumar Gala .port = FM##idx##_DTSEC##n, \ 96c916d7c9SKumar Gala .rx_port_id = RX_PORT_1G_BASE + n - 1, \ 97c916d7c9SKumar Gala .tx_port_id = TX_PORT_1G_BASE + n - 1, \ 98c916d7c9SKumar Gala .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 99c916d7c9SKumar Gala offsetof(struct ccsr_fman, mac_1g[n-1]),\ 100c916d7c9SKumar Gala } 101c916d7c9SKumar Gala 102c916d7c9SKumar Gala #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 103c916d7c9SKumar Gala { \ 104c916d7c9SKumar Gala FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 105c916d7c9SKumar Gala .index = idx, \ 106c916d7c9SKumar Gala .num = n - 1, \ 107c916d7c9SKumar Gala .type = FM_ETH_10G_E, \ 108c916d7c9SKumar Gala .port = FM##idx##_10GEC##n, \ 109c916d7c9SKumar Gala .rx_port_id = RX_PORT_10G_BASE + n - 1, \ 110c916d7c9SKumar Gala .tx_port_id = TX_PORT_10G_BASE + n - 1, \ 111c916d7c9SKumar Gala .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 112c916d7c9SKumar Gala offsetof(struct ccsr_fman, mac_10g[n-1]),\ 113c916d7c9SKumar Gala } 114111fd19eSRoy Zang #endif 115c916d7c9SKumar Gala struct fm_eth_info { 116c916d7c9SKumar Gala u8 enabled; 117c916d7c9SKumar Gala u8 fm; 118c916d7c9SKumar Gala u8 num; 119c916d7c9SKumar Gala u8 phy_addr; 120c916d7c9SKumar Gala int index; 121c916d7c9SKumar Gala u16 rx_port_id; 122c916d7c9SKumar Gala u16 tx_port_id; 123c916d7c9SKumar Gala enum fm_port port; 124c916d7c9SKumar Gala enum fm_eth_type type; 125c916d7c9SKumar Gala void *phy_regs; 126c916d7c9SKumar Gala phy_interface_t enet_if; 127c916d7c9SKumar Gala u32 compat_offset; 128c916d7c9SKumar Gala struct mii_dev *bus; 129c916d7c9SKumar Gala }; 130c916d7c9SKumar Gala 131c916d7c9SKumar Gala struct tgec_mdio_info { 132c916d7c9SKumar Gala struct tgec_mdio_controller *regs; 133c916d7c9SKumar Gala char *name; 134c916d7c9SKumar Gala }; 135c916d7c9SKumar Gala 136111fd19eSRoy Zang struct memac_mdio_info { 137111fd19eSRoy Zang struct memac_mdio_controller *regs; 138111fd19eSRoy Zang char *name; 139111fd19eSRoy Zang }; 140111fd19eSRoy Zang 141c916d7c9SKumar Gala int fm_tgec_mdio_init(bd_t *bis, struct tgec_mdio_info *info); 142111fd19eSRoy Zang int fm_memac_mdio_init(bd_t *bis, struct memac_mdio_info *info); 143111fd19eSRoy Zang 144c916d7c9SKumar Gala int fm_standard_init(bd_t *bis); 145c916d7c9SKumar Gala void fman_enet_init(void); 146c916d7c9SKumar Gala void fdt_fixup_fman_ethernet(void *fdt); 147c916d7c9SKumar Gala phy_interface_t fm_info_get_enet_if(enum fm_port port); 148c916d7c9SKumar Gala void fm_info_set_phy_address(enum fm_port port, int address); 149ae2291fbSTimur Tabi int fm_info_get_phy_address(enum fm_port port); 150c916d7c9SKumar Gala void fm_info_set_mdio(enum fm_port port, struct mii_dev *bus); 15169a85242SKumar Gala void fm_disable_port(enum fm_port port); 152*f51d3b71SValentin Longchamp void fm_enable_port(enum fm_port port); 153ffee1ddeSZhao Qiang void set_sgmii_phy(struct mii_dev *bus, enum fm_port base_port, 154ffee1ddeSZhao Qiang unsigned int port_num, int phy_base_addr); 155ffee1ddeSZhao Qiang int is_qsgmii_riser_card(struct mii_dev *bus, int phy_base_addr, 156ffee1ddeSZhao Qiang unsigned int port_num, unsigned regnum); 157c916d7c9SKumar Gala 158c916d7c9SKumar Gala #endif 159