1c916d7c9SKumar Gala /* 2111fd19eSRoy Zang * Copyright 2009-2012 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5c916d7c9SKumar Gala */ 6c916d7c9SKumar Gala 7c916d7c9SKumar Gala #ifndef __FM_ETH_H__ 8c916d7c9SKumar Gala #define __FM_ETH_H__ 9c916d7c9SKumar Gala 10c916d7c9SKumar Gala #include <common.h> 1193f26f13SClaudiu Manoil #include <phy.h> 12c916d7c9SKumar Gala #include <asm/types.h> 13c916d7c9SKumar Gala 14c916d7c9SKumar Gala enum fm_port { 15c916d7c9SKumar Gala FM1_DTSEC1, 16c916d7c9SKumar Gala FM1_DTSEC2, 17c916d7c9SKumar Gala FM1_DTSEC3, 18c916d7c9SKumar Gala FM1_DTSEC4, 19c916d7c9SKumar Gala FM1_DTSEC5, 209e758758SYork Sun FM1_DTSEC6, 219e758758SYork Sun FM1_DTSEC9, 229e758758SYork Sun FM1_DTSEC10, 23c916d7c9SKumar Gala FM1_10GEC1, 249e758758SYork Sun FM1_10GEC2, 2582a55c1eSShengzhou Liu FM1_10GEC3, 2682a55c1eSShengzhou Liu FM1_10GEC4, 27c916d7c9SKumar Gala FM2_DTSEC1, 28c916d7c9SKumar Gala FM2_DTSEC2, 29c916d7c9SKumar Gala FM2_DTSEC3, 30c916d7c9SKumar Gala FM2_DTSEC4, 3199abf7deSTimur Tabi FM2_DTSEC5, 329e758758SYork Sun FM2_DTSEC6, 339e758758SYork Sun FM2_DTSEC9, 349e758758SYork Sun FM2_DTSEC10, 35c916d7c9SKumar Gala FM2_10GEC1, 369e758758SYork Sun FM2_10GEC2, 37c916d7c9SKumar Gala NUM_FM_PORTS, 38c916d7c9SKumar Gala }; 39c916d7c9SKumar Gala 40c916d7c9SKumar Gala enum fm_eth_type { 41c916d7c9SKumar Gala FM_ETH_1G_E, 42c916d7c9SKumar Gala FM_ETH_10G_E, 43c916d7c9SKumar Gala }; 44c916d7c9SKumar Gala 45111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 46111fd19eSRoy Zang #define CONFIG_SYS_FM1_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfc000) 47111fd19eSRoy Zang #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfd000) 48111fd19eSRoy Zang #define CONFIG_SYS_FM2_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfc000) 49111fd19eSRoy Zang #define CONFIG_SYS_FM2_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfd000) 50111fd19eSRoy Zang #else 51c916d7c9SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xe1120) 52c916d7c9SKumar Gala #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xf1000) 53111fd19eSRoy Zang #endif 54c916d7c9SKumar Gala 55c916d7c9SKumar Gala #define DEFAULT_FM_MDIO_NAME "FSL_MDIO0" 56c916d7c9SKumar Gala #define DEFAULT_FM_TGEC_MDIO_NAME "FM_TGEC_MDIO" 57c916d7c9SKumar Gala 58c916d7c9SKumar Gala /* Fman ethernet info struct */ 59c916d7c9SKumar Gala #define FM_ETH_INFO_INITIALIZER(idx, pregs) \ 60c916d7c9SKumar Gala .fm = idx, \ 61c916d7c9SKumar Gala .phy_regs = (void *)pregs, \ 62c916d7c9SKumar Gala .enet_if = PHY_INTERFACE_MODE_NONE, \ 63c916d7c9SKumar Gala 64111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 65111fd19eSRoy Zang #define FM_DTSEC_INFO_INITIALIZER(idx, n) \ 66111fd19eSRoy Zang { \ 67111fd19eSRoy Zang FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC_MDIO_ADDR) \ 68111fd19eSRoy Zang .index = idx, \ 69111fd19eSRoy Zang .num = n - 1, \ 70111fd19eSRoy Zang .type = FM_ETH_1G_E, \ 71111fd19eSRoy Zang .port = FM##idx##_DTSEC##n, \ 72111fd19eSRoy Zang .rx_port_id = RX_PORT_1G_BASE + n - 1, \ 73111fd19eSRoy Zang .tx_port_id = TX_PORT_1G_BASE + n - 1, \ 74111fd19eSRoy Zang .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 75111fd19eSRoy Zang offsetof(struct ccsr_fman, memac[n-1]),\ 76111fd19eSRoy Zang } 77111fd19eSRoy Zang 78*cc19c25eSShengzhou Liu #ifdef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION 79*cc19c25eSShengzhou Liu #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 80*cc19c25eSShengzhou Liu { \ 81*cc19c25eSShengzhou Liu FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 82*cc19c25eSShengzhou Liu .index = idx, \ 83*cc19c25eSShengzhou Liu .num = n - 1, \ 84*cc19c25eSShengzhou Liu .type = FM_ETH_10G_E, \ 85*cc19c25eSShengzhou Liu .port = FM##idx##_10GEC##n, \ 86*cc19c25eSShengzhou Liu .rx_port_id = RX_PORT_10G_BASE2 + n - 1, \ 87*cc19c25eSShengzhou Liu .tx_port_id = TX_PORT_10G_BASE2 + n - 1, \ 88*cc19c25eSShengzhou Liu .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 89*cc19c25eSShengzhou Liu offsetof(struct ccsr_fman, memac[n-1]),\ 90*cc19c25eSShengzhou Liu } 91*cc19c25eSShengzhou Liu #else 92111fd19eSRoy Zang #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 93111fd19eSRoy Zang { \ 94944b6ccfSShaohui Xie FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM2_TGEC_MDIO_ADDR) \ 95111fd19eSRoy Zang .index = idx, \ 96111fd19eSRoy Zang .num = n - 1, \ 97111fd19eSRoy Zang .type = FM_ETH_10G_E, \ 98111fd19eSRoy Zang .port = FM##idx##_10GEC##n, \ 99111fd19eSRoy Zang .rx_port_id = RX_PORT_10G_BASE + n - 1, \ 100111fd19eSRoy Zang .tx_port_id = TX_PORT_10G_BASE + n - 1, \ 101111fd19eSRoy Zang .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 102944b6ccfSShaohui Xie offsetof(struct ccsr_fman, memac[n-1+8]),\ 103111fd19eSRoy Zang } 104*cc19c25eSShengzhou Liu #endif 10582a55c1eSShengzhou Liu 10682a55c1eSShengzhou Liu #if (CONFIG_SYS_NUM_FM1_10GEC >= 3) 10782a55c1eSShengzhou Liu #define FM_TGEC_INFO_INITIALIZER2(idx, n) \ 10882a55c1eSShengzhou Liu { \ 10982a55c1eSShengzhou Liu FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 11082a55c1eSShengzhou Liu .index = idx, \ 11182a55c1eSShengzhou Liu .num = n - 1, \ 11282a55c1eSShengzhou Liu .type = FM_ETH_10G_E, \ 11382a55c1eSShengzhou Liu .port = FM##idx##_10GEC##n, \ 11482a55c1eSShengzhou Liu .rx_port_id = RX_PORT_10G_BASE2 + n - 3, \ 11582a55c1eSShengzhou Liu .tx_port_id = TX_PORT_10G_BASE2 + n - 3, \ 11682a55c1eSShengzhou Liu .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 11782a55c1eSShengzhou Liu offsetof(struct ccsr_fman, memac[n-1-2]),\ 11882a55c1eSShengzhou Liu } 11982a55c1eSShengzhou Liu #endif 12082a55c1eSShengzhou Liu 121111fd19eSRoy Zang #else 122c916d7c9SKumar Gala #define FM_DTSEC_INFO_INITIALIZER(idx, n) \ 123c916d7c9SKumar Gala { \ 124c916d7c9SKumar Gala FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR) \ 125c916d7c9SKumar Gala .index = idx, \ 126c916d7c9SKumar Gala .num = n - 1, \ 127c916d7c9SKumar Gala .type = FM_ETH_1G_E, \ 128c916d7c9SKumar Gala .port = FM##idx##_DTSEC##n, \ 129c916d7c9SKumar Gala .rx_port_id = RX_PORT_1G_BASE + n - 1, \ 130c916d7c9SKumar Gala .tx_port_id = TX_PORT_1G_BASE + n - 1, \ 131c916d7c9SKumar Gala .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 132c916d7c9SKumar Gala offsetof(struct ccsr_fman, mac_1g[n-1]),\ 133c916d7c9SKumar Gala } 134c916d7c9SKumar Gala 135c916d7c9SKumar Gala #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 136c916d7c9SKumar Gala { \ 137c916d7c9SKumar Gala FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 138c916d7c9SKumar Gala .index = idx, \ 139c916d7c9SKumar Gala .num = n - 1, \ 140c916d7c9SKumar Gala .type = FM_ETH_10G_E, \ 141c916d7c9SKumar Gala .port = FM##idx##_10GEC##n, \ 142c916d7c9SKumar Gala .rx_port_id = RX_PORT_10G_BASE + n - 1, \ 143c916d7c9SKumar Gala .tx_port_id = TX_PORT_10G_BASE + n - 1, \ 144c916d7c9SKumar Gala .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 145c916d7c9SKumar Gala offsetof(struct ccsr_fman, mac_10g[n-1]),\ 146c916d7c9SKumar Gala } 147111fd19eSRoy Zang #endif 148c916d7c9SKumar Gala struct fm_eth_info { 149c916d7c9SKumar Gala u8 enabled; 150c916d7c9SKumar Gala u8 fm; 151c916d7c9SKumar Gala u8 num; 152c916d7c9SKumar Gala u8 phy_addr; 153c916d7c9SKumar Gala int index; 154c916d7c9SKumar Gala u16 rx_port_id; 155c916d7c9SKumar Gala u16 tx_port_id; 156c916d7c9SKumar Gala enum fm_port port; 157c916d7c9SKumar Gala enum fm_eth_type type; 158c916d7c9SKumar Gala void *phy_regs; 159c916d7c9SKumar Gala phy_interface_t enet_if; 160c916d7c9SKumar Gala u32 compat_offset; 161c916d7c9SKumar Gala struct mii_dev *bus; 162c916d7c9SKumar Gala }; 163c916d7c9SKumar Gala 164c916d7c9SKumar Gala struct tgec_mdio_info { 165c916d7c9SKumar Gala struct tgec_mdio_controller *regs; 166c916d7c9SKumar Gala char *name; 167c916d7c9SKumar Gala }; 168c916d7c9SKumar Gala 169111fd19eSRoy Zang struct memac_mdio_info { 170111fd19eSRoy Zang struct memac_mdio_controller *regs; 171111fd19eSRoy Zang char *name; 172111fd19eSRoy Zang }; 173111fd19eSRoy Zang 174c916d7c9SKumar Gala int fm_tgec_mdio_init(bd_t *bis, struct tgec_mdio_info *info); 175111fd19eSRoy Zang int fm_memac_mdio_init(bd_t *bis, struct memac_mdio_info *info); 176111fd19eSRoy Zang 177c916d7c9SKumar Gala int fm_standard_init(bd_t *bis); 178c916d7c9SKumar Gala void fman_enet_init(void); 179c916d7c9SKumar Gala void fdt_fixup_fman_ethernet(void *fdt); 180c916d7c9SKumar Gala phy_interface_t fm_info_get_enet_if(enum fm_port port); 181c916d7c9SKumar Gala void fm_info_set_phy_address(enum fm_port port, int address); 182ae2291fbSTimur Tabi int fm_info_get_phy_address(enum fm_port port); 183c916d7c9SKumar Gala void fm_info_set_mdio(enum fm_port port, struct mii_dev *bus); 18469a85242SKumar Gala void fm_disable_port(enum fm_port port); 185f51d3b71SValentin Longchamp void fm_enable_port(enum fm_port port); 186ffee1ddeSZhao Qiang void set_sgmii_phy(struct mii_dev *bus, enum fm_port base_port, 187ffee1ddeSZhao Qiang unsigned int port_num, int phy_base_addr); 188ffee1ddeSZhao Qiang int is_qsgmii_riser_card(struct mii_dev *bus, int phy_base_addr, 189ffee1ddeSZhao Qiang unsigned int port_num, unsigned regnum); 190c916d7c9SKumar Gala 191c916d7c9SKumar Gala #endif 192