1c916d7c9SKumar Gala /* 2111fd19eSRoy Zang * Copyright 2009-2012 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5c916d7c9SKumar Gala */ 6c916d7c9SKumar Gala 7c916d7c9SKumar Gala #ifndef __FM_ETH_H__ 8c916d7c9SKumar Gala #define __FM_ETH_H__ 9c916d7c9SKumar Gala 10c916d7c9SKumar Gala #include <common.h> 1193f26f13SClaudiu Manoil #include <phy.h> 12c916d7c9SKumar Gala #include <asm/types.h> 13c916d7c9SKumar Gala 14c916d7c9SKumar Gala enum fm_port { 15c916d7c9SKumar Gala FM1_DTSEC1, 16c916d7c9SKumar Gala FM1_DTSEC2, 17c916d7c9SKumar Gala FM1_DTSEC3, 18c916d7c9SKumar Gala FM1_DTSEC4, 19c916d7c9SKumar Gala FM1_DTSEC5, 209e758758SYork Sun FM1_DTSEC6, 219e758758SYork Sun FM1_DTSEC9, 229e758758SYork Sun FM1_DTSEC10, 23c916d7c9SKumar Gala FM1_10GEC1, 249e758758SYork Sun FM1_10GEC2, 2582a55c1eSShengzhou Liu FM1_10GEC3, 2682a55c1eSShengzhou Liu FM1_10GEC4, 27c916d7c9SKumar Gala FM2_DTSEC1, 28c916d7c9SKumar Gala FM2_DTSEC2, 29c916d7c9SKumar Gala FM2_DTSEC3, 30c916d7c9SKumar Gala FM2_DTSEC4, 3199abf7deSTimur Tabi FM2_DTSEC5, 329e758758SYork Sun FM2_DTSEC6, 339e758758SYork Sun FM2_DTSEC9, 349e758758SYork Sun FM2_DTSEC10, 35c916d7c9SKumar Gala FM2_10GEC1, 369e758758SYork Sun FM2_10GEC2, 37c916d7c9SKumar Gala NUM_FM_PORTS, 38c916d7c9SKumar Gala }; 39c916d7c9SKumar Gala 40c916d7c9SKumar Gala enum fm_eth_type { 41c916d7c9SKumar Gala FM_ETH_1G_E, 42c916d7c9SKumar Gala FM_ETH_10G_E, 43c916d7c9SKumar Gala }; 44c916d7c9SKumar Gala 45111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 46111fd19eSRoy Zang #define CONFIG_SYS_FM1_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfc000) 47111fd19eSRoy Zang #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xfd000) 48*23e1acafSShaohui Xie #if (CONFIG_SYS_NUM_FMAN == 2) 49111fd19eSRoy Zang #define CONFIG_SYS_FM2_DTSEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfc000) 50111fd19eSRoy Zang #define CONFIG_SYS_FM2_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM2_ADDR + 0xfd000) 51*23e1acafSShaohui Xie #endif 52111fd19eSRoy Zang #else 53c916d7c9SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xe1120) 54c916d7c9SKumar Gala #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CONFIG_SYS_FSL_FM1_ADDR + 0xf1000) 55111fd19eSRoy Zang #endif 56c916d7c9SKumar Gala 57c916d7c9SKumar Gala #define DEFAULT_FM_MDIO_NAME "FSL_MDIO0" 58c916d7c9SKumar Gala #define DEFAULT_FM_TGEC_MDIO_NAME "FM_TGEC_MDIO" 59c916d7c9SKumar Gala 60c916d7c9SKumar Gala /* Fman ethernet info struct */ 61c916d7c9SKumar Gala #define FM_ETH_INFO_INITIALIZER(idx, pregs) \ 62c916d7c9SKumar Gala .fm = idx, \ 63c916d7c9SKumar Gala .phy_regs = (void *)pregs, \ 64c916d7c9SKumar Gala .enet_if = PHY_INTERFACE_MODE_NONE, \ 65c916d7c9SKumar Gala 66111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 67111fd19eSRoy Zang #define FM_DTSEC_INFO_INITIALIZER(idx, n) \ 68111fd19eSRoy Zang { \ 69111fd19eSRoy Zang FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC_MDIO_ADDR) \ 70111fd19eSRoy Zang .index = idx, \ 71111fd19eSRoy Zang .num = n - 1, \ 72111fd19eSRoy Zang .type = FM_ETH_1G_E, \ 73111fd19eSRoy Zang .port = FM##idx##_DTSEC##n, \ 74111fd19eSRoy Zang .rx_port_id = RX_PORT_1G_BASE + n - 1, \ 75111fd19eSRoy Zang .tx_port_id = TX_PORT_1G_BASE + n - 1, \ 76111fd19eSRoy Zang .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 77111fd19eSRoy Zang offsetof(struct ccsr_fman, memac[n-1]),\ 78111fd19eSRoy Zang } 79111fd19eSRoy Zang 80cc19c25eSShengzhou Liu #ifdef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION 81cc19c25eSShengzhou Liu #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 82cc19c25eSShengzhou Liu { \ 83cc19c25eSShengzhou Liu FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 84cc19c25eSShengzhou Liu .index = idx, \ 85cc19c25eSShengzhou Liu .num = n - 1, \ 86cc19c25eSShengzhou Liu .type = FM_ETH_10G_E, \ 87cc19c25eSShengzhou Liu .port = FM##idx##_10GEC##n, \ 88cc19c25eSShengzhou Liu .rx_port_id = RX_PORT_10G_BASE2 + n - 1, \ 89cc19c25eSShengzhou Liu .tx_port_id = TX_PORT_10G_BASE2 + n - 1, \ 90cc19c25eSShengzhou Liu .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 91cc19c25eSShengzhou Liu offsetof(struct ccsr_fman, memac[n-1]),\ 92cc19c25eSShengzhou Liu } 93cc19c25eSShengzhou Liu #else 94*23e1acafSShaohui Xie #if (CONFIG_SYS_NUM_FMAN == 2) 95111fd19eSRoy Zang #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 96111fd19eSRoy Zang { \ 97944b6ccfSShaohui Xie FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM2_TGEC_MDIO_ADDR) \ 98111fd19eSRoy Zang .index = idx, \ 99111fd19eSRoy Zang .num = n - 1, \ 100111fd19eSRoy Zang .type = FM_ETH_10G_E, \ 101111fd19eSRoy Zang .port = FM##idx##_10GEC##n, \ 102111fd19eSRoy Zang .rx_port_id = RX_PORT_10G_BASE + n - 1, \ 103111fd19eSRoy Zang .tx_port_id = TX_PORT_10G_BASE + n - 1, \ 104111fd19eSRoy Zang .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 105944b6ccfSShaohui Xie offsetof(struct ccsr_fman, memac[n-1+8]),\ 106111fd19eSRoy Zang } 107*23e1acafSShaohui Xie #else 108*23e1acafSShaohui Xie #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 109*23e1acafSShaohui Xie { \ 110*23e1acafSShaohui Xie FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 111*23e1acafSShaohui Xie .index = idx, \ 112*23e1acafSShaohui Xie .num = n - 1, \ 113*23e1acafSShaohui Xie .type = FM_ETH_10G_E, \ 114*23e1acafSShaohui Xie .port = FM##idx##_10GEC##n, \ 115*23e1acafSShaohui Xie .rx_port_id = RX_PORT_10G_BASE + n - 1, \ 116*23e1acafSShaohui Xie .tx_port_id = TX_PORT_10G_BASE + n - 1, \ 117*23e1acafSShaohui Xie .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 118*23e1acafSShaohui Xie offsetof(struct ccsr_fman, memac[n-1+8]),\ 119*23e1acafSShaohui Xie } 120*23e1acafSShaohui Xie #endif 121cc19c25eSShengzhou Liu #endif 12282a55c1eSShengzhou Liu 12382a55c1eSShengzhou Liu #if (CONFIG_SYS_NUM_FM1_10GEC >= 3) 12482a55c1eSShengzhou Liu #define FM_TGEC_INFO_INITIALIZER2(idx, n) \ 12582a55c1eSShengzhou Liu { \ 12682a55c1eSShengzhou Liu FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 12782a55c1eSShengzhou Liu .index = idx, \ 12882a55c1eSShengzhou Liu .num = n - 1, \ 12982a55c1eSShengzhou Liu .type = FM_ETH_10G_E, \ 13082a55c1eSShengzhou Liu .port = FM##idx##_10GEC##n, \ 13182a55c1eSShengzhou Liu .rx_port_id = RX_PORT_10G_BASE2 + n - 3, \ 13282a55c1eSShengzhou Liu .tx_port_id = TX_PORT_10G_BASE2 + n - 3, \ 13382a55c1eSShengzhou Liu .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 13482a55c1eSShengzhou Liu offsetof(struct ccsr_fman, memac[n-1-2]),\ 13582a55c1eSShengzhou Liu } 13682a55c1eSShengzhou Liu #endif 13782a55c1eSShengzhou Liu 138111fd19eSRoy Zang #else 139c916d7c9SKumar Gala #define FM_DTSEC_INFO_INITIALIZER(idx, n) \ 140c916d7c9SKumar Gala { \ 141c916d7c9SKumar Gala FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR) \ 142c916d7c9SKumar Gala .index = idx, \ 143c916d7c9SKumar Gala .num = n - 1, \ 144c916d7c9SKumar Gala .type = FM_ETH_1G_E, \ 145c916d7c9SKumar Gala .port = FM##idx##_DTSEC##n, \ 146c916d7c9SKumar Gala .rx_port_id = RX_PORT_1G_BASE + n - 1, \ 147c916d7c9SKumar Gala .tx_port_id = TX_PORT_1G_BASE + n - 1, \ 148c916d7c9SKumar Gala .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 149c916d7c9SKumar Gala offsetof(struct ccsr_fman, mac_1g[n-1]),\ 150c916d7c9SKumar Gala } 151c916d7c9SKumar Gala 152c916d7c9SKumar Gala #define FM_TGEC_INFO_INITIALIZER(idx, n) \ 153c916d7c9SKumar Gala { \ 154c916d7c9SKumar Gala FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \ 155c916d7c9SKumar Gala .index = idx, \ 156c916d7c9SKumar Gala .num = n - 1, \ 157c916d7c9SKumar Gala .type = FM_ETH_10G_E, \ 158c916d7c9SKumar Gala .port = FM##idx##_10GEC##n, \ 159c916d7c9SKumar Gala .rx_port_id = RX_PORT_10G_BASE + n - 1, \ 160c916d7c9SKumar Gala .tx_port_id = TX_PORT_10G_BASE + n - 1, \ 161c916d7c9SKumar Gala .compat_offset = CONFIG_SYS_FSL_FM##idx##_OFFSET + \ 162c916d7c9SKumar Gala offsetof(struct ccsr_fman, mac_10g[n-1]),\ 163c916d7c9SKumar Gala } 164111fd19eSRoy Zang #endif 165c916d7c9SKumar Gala struct fm_eth_info { 166c916d7c9SKumar Gala u8 enabled; 167c916d7c9SKumar Gala u8 fm; 168c916d7c9SKumar Gala u8 num; 169c916d7c9SKumar Gala u8 phy_addr; 170c916d7c9SKumar Gala int index; 171c916d7c9SKumar Gala u16 rx_port_id; 172c916d7c9SKumar Gala u16 tx_port_id; 173c916d7c9SKumar Gala enum fm_port port; 174c916d7c9SKumar Gala enum fm_eth_type type; 175c916d7c9SKumar Gala void *phy_regs; 176c916d7c9SKumar Gala phy_interface_t enet_if; 177c916d7c9SKumar Gala u32 compat_offset; 178c916d7c9SKumar Gala struct mii_dev *bus; 179c916d7c9SKumar Gala }; 180c916d7c9SKumar Gala 181c916d7c9SKumar Gala struct tgec_mdio_info { 182c916d7c9SKumar Gala struct tgec_mdio_controller *regs; 183c916d7c9SKumar Gala char *name; 184c916d7c9SKumar Gala }; 185c916d7c9SKumar Gala 186111fd19eSRoy Zang struct memac_mdio_info { 187111fd19eSRoy Zang struct memac_mdio_controller *regs; 188111fd19eSRoy Zang char *name; 189111fd19eSRoy Zang }; 190111fd19eSRoy Zang 191c916d7c9SKumar Gala int fm_tgec_mdio_init(bd_t *bis, struct tgec_mdio_info *info); 192111fd19eSRoy Zang int fm_memac_mdio_init(bd_t *bis, struct memac_mdio_info *info); 193111fd19eSRoy Zang 194c916d7c9SKumar Gala int fm_standard_init(bd_t *bis); 195c916d7c9SKumar Gala void fman_enet_init(void); 196c916d7c9SKumar Gala void fdt_fixup_fman_ethernet(void *fdt); 197c916d7c9SKumar Gala phy_interface_t fm_info_get_enet_if(enum fm_port port); 198c916d7c9SKumar Gala void fm_info_set_phy_address(enum fm_port port, int address); 199ae2291fbSTimur Tabi int fm_info_get_phy_address(enum fm_port port); 200c916d7c9SKumar Gala void fm_info_set_mdio(enum fm_port port, struct mii_dev *bus); 20169a85242SKumar Gala void fm_disable_port(enum fm_port port); 202f51d3b71SValentin Longchamp void fm_enable_port(enum fm_port port); 203ffee1ddeSZhao Qiang void set_sgmii_phy(struct mii_dev *bus, enum fm_port base_port, 204ffee1ddeSZhao Qiang unsigned int port_num, int phy_base_addr); 205ffee1ddeSZhao Qiang int is_qsgmii_riser_card(struct mii_dev *bus, int phy_base_addr, 206ffee1ddeSZhao Qiang unsigned int port_num, unsigned regnum); 207c916d7c9SKumar Gala 208c916d7c9SKumar Gala #endif 209