1ed247f48Swdenk /* 2d4ca31c4Swdenk * (C) Copyright 2000-2004 3ed247f48Swdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4ed247f48Swdenk * 5ed247f48Swdenk * See file CREDITS for list of people who contributed to this 6ed247f48Swdenk * project. 7ed247f48Swdenk * 8ed247f48Swdenk * This program is free software; you can redistribute it and/or 9ed247f48Swdenk * modify it under the terms of the GNU General Public License as 10ed247f48Swdenk * published by the Free Software Foundation; either version 2 of 11ed247f48Swdenk * the License, or (at your option) any later version. 12ed247f48Swdenk * 13ed247f48Swdenk * This program is distributed in the hope that it will be useful, 14ed247f48Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 15ed247f48Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16ed247f48Swdenk * GNU General Public License for more details. 17ed247f48Swdenk * 18ed247f48Swdenk * You should have received a copy of the GNU General Public License 19ed247f48Swdenk * along with this program; if not, write to the Free Software 20ed247f48Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21ed247f48Swdenk * MA 02111-1307 USA 22ed247f48Swdenk */ 23ed247f48Swdenk 24ed247f48Swdenk #ifndef _FLASH_H_ 25ed247f48Swdenk #define _FLASH_H_ 26ed247f48Swdenk 27ed247f48Swdenk #ifndef CFG_NO_FLASH 28ed247f48Swdenk /*----------------------------------------------------------------------- 29ed247f48Swdenk * FLASH Info: contains chip specific data, per FLASH bank 30ed247f48Swdenk */ 31ed247f48Swdenk 32ed247f48Swdenk typedef struct { 33ed247f48Swdenk ulong size; /* total bank size in bytes */ 34ed247f48Swdenk ushort sector_count; /* number of erase units */ 35ed247f48Swdenk ulong flash_id; /* combined device & manufacturer code */ 36ed247f48Swdenk ulong start[CFG_MAX_FLASH_SECT]; /* physical sector start addresses */ 37ed247f48Swdenk uchar protect[CFG_MAX_FLASH_SECT]; /* sector protection status */ 38ed247f48Swdenk #ifdef CFG_FLASH_CFI 39ed247f48Swdenk uchar portwidth; /* the width of the port */ 40ed247f48Swdenk uchar chipwidth; /* the width of the chip */ 41ed247f48Swdenk ushort buffer_size; /* # of bytes in write buffer */ 42ed247f48Swdenk ulong erase_blk_tout; /* maximum block erase timeout */ 43ed247f48Swdenk ulong write_tout; /* maximum write timeout */ 44ed247f48Swdenk ulong buffer_write_tout; /* maximum buffer write timeout */ 455653fc33Swdenk ushort vendor; /* the primary vendor id */ 465653fc33Swdenk ushort cmd_reset; /* Vendor specific reset command */ 47bf9e3b38Swdenk ushort interface; /* used for x8/x16 adjustments */ 48ed247f48Swdenk #endif 49ed247f48Swdenk } flash_info_t; 50ed247f48Swdenk 51ed247f48Swdenk /* 52ed247f48Swdenk * Values for the width of the port 53ed247f48Swdenk */ 54ed247f48Swdenk #define FLASH_CFI_8BIT 0x01 55ed247f48Swdenk #define FLASH_CFI_16BIT 0x02 56ed247f48Swdenk #define FLASH_CFI_32BIT 0x04 57ed247f48Swdenk #define FLASH_CFI_64BIT 0x08 58ed247f48Swdenk /* 59ed247f48Swdenk * Values for the width of the chip 60ed247f48Swdenk */ 61ed247f48Swdenk #define FLASH_CFI_BY8 0x01 62ed247f48Swdenk #define FLASH_CFI_BY16 0x02 63ed247f48Swdenk #define FLASH_CFI_BY32 0x04 64ed247f48Swdenk #define FLASH_CFI_BY64 0x08 65bf9e3b38Swdenk /* convert between bit value and numeric value */ 66bf9e3b38Swdenk #define CFI_FLASH_SHIFT_WIDTH 3 67bf9e3b38Swdenk /* 68bf9e3b38Swdenk * Values for the flash device interface 69bf9e3b38Swdenk */ 70bf9e3b38Swdenk #define FLASH_CFI_X8 0x00 71bf9e3b38Swdenk #define FLASH_CFI_X16 0x01 72bf9e3b38Swdenk #define FLASH_CFI_X8X16 0x02 73ed247f48Swdenk 745653fc33Swdenk /* convert between bit value and numeric value */ 755653fc33Swdenk #define CFI_FLASH_SHIFT_WIDTH 3 76ed247f48Swdenk /* Prototypes */ 77ed247f48Swdenk 78ed247f48Swdenk extern unsigned long flash_init (void); 79ed247f48Swdenk extern void flash_print_info (flash_info_t *); 80ed247f48Swdenk extern int flash_erase (flash_info_t *, int, int); 81ed247f48Swdenk extern int flash_sect_erase (ulong addr_first, ulong addr_last); 82ed247f48Swdenk extern int flash_sect_protect (int flag, ulong addr_first, ulong addr_last); 83ed247f48Swdenk 84ed247f48Swdenk /* common/flash.c */ 85ed247f48Swdenk extern void flash_protect (int flag, ulong from, ulong to, flash_info_t *info); 86ed247f48Swdenk extern int flash_write (uchar *, ulong, ulong); 87ed247f48Swdenk extern flash_info_t *addr2info (ulong); 88ed247f48Swdenk extern int write_buff (flash_info_t *info, uchar *src, ulong addr, ulong cnt); 89ed247f48Swdenk 90ed247f48Swdenk /* board/?/flash.c */ 91ed247f48Swdenk #if defined(CFG_FLASH_PROTECTION) 92ed247f48Swdenk extern int flash_real_protect(flash_info_t *info, long sector, int prot); 935653fc33Swdenk extern void flash_read_user_serial(flash_info_t * info, void * buffer, int offset, int len); 945653fc33Swdenk extern void flash_read_factory_serial(flash_info_t * info, void * buffer, int offset, int len); 95ed247f48Swdenk #endif /* CFG_FLASH_PROTECTION */ 96ed247f48Swdenk 97ed247f48Swdenk /*----------------------------------------------------------------------- 98ed247f48Swdenk * return codes from flash_write(): 99ed247f48Swdenk */ 100ed247f48Swdenk #define ERR_OK 0 101ed247f48Swdenk #define ERR_TIMOUT 1 102ed247f48Swdenk #define ERR_NOT_ERASED 2 103ed247f48Swdenk #define ERR_PROTECTED 4 104ed247f48Swdenk #define ERR_INVAL 8 105ed247f48Swdenk #define ERR_ALIGN 16 106ed247f48Swdenk #define ERR_UNKNOWN_FLASH_VENDOR 32 107ed247f48Swdenk #define ERR_UNKNOWN_FLASH_TYPE 64 108ed247f48Swdenk #define ERR_PROG_ERROR 128 109ed247f48Swdenk 110ed247f48Swdenk /*----------------------------------------------------------------------- 111ed247f48Swdenk * Protection Flags for flash_protect(): 112ed247f48Swdenk */ 113ed247f48Swdenk #define FLAG_PROTECT_SET 0x01 114ed247f48Swdenk #define FLAG_PROTECT_CLEAR 0x02 115ed247f48Swdenk 116ed247f48Swdenk /*----------------------------------------------------------------------- 117ed247f48Swdenk * Device IDs 118ed247f48Swdenk */ 119ed247f48Swdenk 120ed247f48Swdenk #define AMD_MANUFACT 0x00010001 /* AMD manuf. ID in D23..D16, D7..D0 */ 121ed247f48Swdenk #define FUJ_MANUFACT 0x00040004 /* FUJITSU manuf. ID in D23..D16, D7..D0 */ 122dc7c9a1aSwdenk #define ATM_MANUFACT 0x001F001F /* ATMEL */ 123ed247f48Swdenk #define STM_MANUFACT 0x00200020 /* STM (Thomson) manuf. ID in D23.. -"- */ 124ed247f48Swdenk #define SST_MANUFACT 0x00BF00BF /* SST manuf. ID in D23..D16, D7..D0 */ 125ed247f48Swdenk #define MT_MANUFACT 0x00890089 /* MT manuf. ID in D23..D16, D7..D0 */ 126ed247f48Swdenk #define INTEL_MANUFACT 0x00890089 /* INTEL manuf. ID in D23..D16, D7..D0 */ 127ed247f48Swdenk #define INTEL_ALT_MANU 0x00B000B0 /* alternate INTEL namufacturer ID */ 128ed247f48Swdenk #define MX_MANUFACT 0x00C200C2 /* MXIC manuf. ID in D23..D16, D7..D0 */ 129608c9146Swdenk #define TOSH_MANUFACT 0x00980098 /* TOSHIBA manuf. ID in D23..D16, D7..D0 */ 130ed247f48Swdenk 131ed247f48Swdenk /* Micron Technologies (INTEL compat.) */ 132ed247f48Swdenk #define MT_ID_28F400_T 0x44704470 /* 28F400B3 ID ( 4 M, top boot sector) */ 133ed247f48Swdenk #define MT_ID_28F400_B 0x44714471 /* 28F400B3 ID ( 4 M, bottom boot sect) */ 134ed247f48Swdenk 135ed247f48Swdenk #define AMD_ID_LV040B 0x4F /* 29LV040B ID */ 136ed247f48Swdenk /* 4 Mbit, 512K x 8, */ 137ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 138ed247f48Swdenk 139ed247f48Swdenk #define AMD_ID_F040B 0xA4 /* 29F040B ID */ 140ed247f48Swdenk /* 4 Mbit, 512K x 8, */ 141ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 142ed247f48Swdenk #define STM_ID_M29W040B 0xE3 /* M29W040B ID */ 143ed247f48Swdenk /* 4 Mbit, 512K x 8, */ 144ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 145ed247f48Swdenk #define AMD_ID_F080B 0xD5 /* 29F080 ID ( 1 M) */ 1465d232d0eSwdenk /* 8 Mbit, 512K x 16, */ 1475d232d0eSwdenk /* 8 64K x 16 uniform sectors */ 148ed247f48Swdenk #define AMD_ID_F016D 0xAD /* 29F016 ID ( 2 M x 8) */ 149ed247f48Swdenk #define AMD_ID_F032B 0x41 /* 29F032 ID ( 4 M x 8) */ 150ed247f48Swdenk #define AMD_ID_LV116DT 0xC7 /* 29LV116DT ( 2 M x 8, top boot sect) */ 1517a8e9bedSwdenk #define AMD_ID_LV016B 0xc8 /* 29LV016 ID ( 2 M x 8) */ 152ed247f48Swdenk 1534e5ca3ebSwdenk #define AMD_ID_PL160CB 0x22452245 /* 29PL160CB ID (16 M, bottom boot sect */ 1544e5ca3ebSwdenk 155ed247f48Swdenk #define AMD_ID_LV400T 0x22B922B9 /* 29LV400T ID ( 4 M, top boot sector) */ 156ed247f48Swdenk #define AMD_ID_LV400B 0x22BA22BA /* 29LV400B ID ( 4 M, bottom boot sect) */ 157ed247f48Swdenk 158ed247f48Swdenk #define AMD_ID_LV033C 0xA3 /* 29LV033C ID ( 4 M x 8) */ 159d1cbe85bSwdenk #define AMD_ID_LV065D 0x93 /* 29LV065D ID ( 8 M x 8) */ 160ed247f48Swdenk 161ed247f48Swdenk #define AMD_ID_LV800T 0x22DA22DA /* 29LV800T ID ( 8 M, top boot sector) */ 162ed247f48Swdenk #define AMD_ID_LV800B 0x225B225B /* 29LV800B ID ( 8 M, bottom boot sect) */ 163ed247f48Swdenk 164ed247f48Swdenk #define AMD_ID_LV160T 0x22C422C4 /* 29LV160T ID (16 M, top boot sector) */ 165ed247f48Swdenk #define AMD_ID_LV160B 0x22492249 /* 29LV160B ID (16 M, bottom boot sect) */ 166ed247f48Swdenk 1673bbc899fSwdenk #define AMD_ID_DL163T 0x22282228 /* 29DL163T ID (16 M, top boot sector) */ 1683bbc899fSwdenk #define AMD_ID_DL163B 0x222B222B /* 29DL163B ID (16 M, bottom boot sect) */ 1693bbc899fSwdenk 170ed247f48Swdenk #define AMD_ID_LV320T 0x22F622F6 /* 29LV320T ID (32 M, top boot sector) */ 171*efa329cbSwdenk #define MX_ID_LV320T 0x22A722A7 /* 29LV320T by Macronix, AMD compatible */ 172ed247f48Swdenk #define AMD_ID_LV320B 0x22F922F9 /* 29LV320B ID (32 M, bottom boot sect) */ 173*efa329cbSwdenk #define MX_ID_LV320B 0x22A822A8 /* 29LV320B by Macronix, AMD compatible */ 174ed247f48Swdenk 175ed247f48Swdenk #define AMD_ID_DL322T 0x22552255 /* 29DL322T ID (32 M, top boot sector) */ 176ed247f48Swdenk #define AMD_ID_DL322B 0x22562256 /* 29DL322B ID (32 M, bottom boot sect) */ 177ed247f48Swdenk #define AMD_ID_DL323T 0x22502250 /* 29DL323T ID (32 M, top boot sector) */ 178ed247f48Swdenk #define AMD_ID_DL323B 0x22532253 /* 29DL323B ID (32 M, bottom boot sect) */ 179ed247f48Swdenk #define AMD_ID_DL324T 0x225C225C /* 29DL324T ID (32 M, top boot sector) */ 180ed247f48Swdenk #define AMD_ID_DL324B 0x225F225F /* 29DL324B ID (32 M, bottom boot sect) */ 181ed247f48Swdenk 182ed247f48Swdenk #define AMD_ID_DL640 0x227E227E /* 29DL640D ID (64 M, dual boot sectors)*/ 18371f95118Swdenk #define AMD_ID_MIRROR 0x227E227E /* 1st ID word for MirrorBit family */ 184f12e568cSwdenk #define AMD_ID_LV640U_2 0x220C220C /* 2d ID word for AM29LV640M at 0x38 */ 185f12e568cSwdenk #define AMD_ID_LV640U_3 0x22012201 /* 3d ID word for AM29LV640M at 0x3c */ 18671f95118Swdenk #define AMD_ID_LV128U_2 0x22122212 /* 2d ID word for AM29LV128M at 0x38 */ 18771f95118Swdenk #define AMD_ID_LV128U_3 0x22002200 /* 3d ID word for AM29LV128M at 0x3c */ 1884d13cbadSwdenk #define AMD_ID_LV256U_2 0x22122212 /* 2d ID word for AM29LV256M at 0x38 */ 1894d13cbadSwdenk #define AMD_ID_LV256U_3 0x22012201 /* 3d ID word for AM29LV256M at 0x3c */ 19071f95118Swdenk 191d4ca31c4Swdenk #define AMD_ID_LV320B_2 0x221A221A /* 2d ID word for AM29LV320MB at 0x38 */ 192d4ca31c4Swdenk #define AMD_ID_LV320B_3 0x22002200 /* 3d ID word for AM29LV320MB at 0x3c */ 193d4ca31c4Swdenk 194ed247f48Swdenk #define AMD_ID_LV640U 0x22D722D7 /* 29LV640U ID (64 M, uniform sectors) */ 195ed247f48Swdenk 196dc7c9a1aSwdenk #define ATM_ID_BV1614 0x000000C0 /* 49BV1614 ID */ 1972abbe075Swdenk #define ATM_ID_BV1614A 0x000000C8 /* 49BV1614A ID */ 198dc7c9a1aSwdenk 19956f94be3Swdenk #define FUJI_ID_29F800BA 0x22582258 /* MBM29F800BA ID (8M) */ 20056f94be3Swdenk #define FUJI_ID_29F800TA 0x22D622D6 /* MBM29F800TA ID (8M) */ 201bf9e3b38Swdenk #define FUJI_ID_29LV650UE 0x22d722d7 /* MBM29LV650UE/651UE ID (8M = 128 x 32kWord) */ 20256f94be3Swdenk 203ed247f48Swdenk #define SST_ID_xF200A 0x27892789 /* 39xF200A ID ( 2M = 128K x 16 ) */ 204ed247f48Swdenk #define SST_ID_xF400A 0x27802780 /* 39xF400A ID ( 4M = 256K x 16 ) */ 205ed247f48Swdenk #define SST_ID_xF800A 0x27812781 /* 39xF800A ID ( 8M = 512K x 16 ) */ 206ed247f48Swdenk #define SST_ID_xF160A 0x27822782 /* 39xF800A ID (16M = 1M x 16 ) */ 207d1cbe85bSwdenk #define SST_ID_xF040 0xBFD7BFD7 /* 39xF040 ID (512KB = 4Mbit x 8) */ 208ed247f48Swdenk 209ed247f48Swdenk #define STM_ID_F040B 0xE2 /* M29F040B ID ( 4M = 512K x 8 ) */ 210ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 211ed247f48Swdenk 212ed247f48Swdenk #define STM_ID_x800AB 0x005B005B /* M29W800AB ID (8M = 512K x 16 ) */ 213ed247f48Swdenk #define STM_ID_29W320DT 0x22CA22CA /* M29W320DT ID (32 M, top boot sector) */ 214ed247f48Swdenk #define STM_ID_29W320DB 0x22CB22CB /* M29W320DB ID (32 M, bottom boot sect) */ 215ed247f48Swdenk #define STM_ID_29W040B 0x00E300E3 /* M29W040B ID (4M = 512K x 8) */ 216ed247f48Swdenk 217ed247f48Swdenk #define INTEL_ID_28F016S 0x66a066a0 /* 28F016S[VS] ID (16M = 512k x 16) */ 218ed247f48Swdenk #define INTEL_ID_28F800B3T 0x88928892 /* 8M = 512K x 16 top boot sector */ 219ed247f48Swdenk #define INTEL_ID_28F800B3B 0x88938893 /* 8M = 512K x 16 bottom boot sector */ 220ed247f48Swdenk #define INTEL_ID_28F160B3T 0x88908890 /* 16M = 1M x 16 top boot sector */ 221ed247f48Swdenk #define INTEL_ID_28F160B3B 0x88918891 /* 16M = 1M x 16 bottom boot sector */ 222ed247f48Swdenk #define INTEL_ID_28F320B3T 0x88968896 /* 32M = 2M x 16 top boot sector */ 223ed247f48Swdenk #define INTEL_ID_28F320B3B 0x88978897 /* 32M = 2M x 16 bottom boot sector */ 224ed247f48Swdenk #define INTEL_ID_28F640B3T 0x88988898 /* 64M = 4M x 16 top boot sector */ 225ed247f48Swdenk #define INTEL_ID_28F640B3B 0x88998899 /* 64M = 4M x 16 bottom boot sector */ 226ed247f48Swdenk #define INTEL_ID_28F160F3B 0x88F488F4 /* 16M = 1M x 16 bottom boot sector */ 227ed247f48Swdenk 228ed247f48Swdenk #define INTEL_ID_28F800C3T 0x88C088C0 /* 8M = 512K x 16 top boot sector */ 229ed247f48Swdenk #define INTEL_ID_28F800C3B 0x88C188C1 /* 8M = 512K x 16 bottom boot sector */ 230ed247f48Swdenk #define INTEL_ID_28F160C3T 0x88C288C2 /* 16M = 1M x 16 top boot sector */ 231ed247f48Swdenk #define INTEL_ID_28F160C3B 0x88C388C3 /* 16M = 1M x 16 bottom boot sector */ 232ed247f48Swdenk #define INTEL_ID_28F320C3T 0x88C488C4 /* 32M = 2M x 16 top boot sector */ 233ed247f48Swdenk #define INTEL_ID_28F320C3B 0x88C588C5 /* 32M = 2M x 16 bottom boot sector */ 234ed247f48Swdenk #define INTEL_ID_28F640C3T 0x88CC88CC /* 64M = 4M x 16 top boot sector */ 235ed247f48Swdenk #define INTEL_ID_28F640C3B 0x88CD88CD /* 64M = 4M x 16 bottom boot sector */ 236ed247f48Swdenk 237f6e20fc6Swdenk #define INTEL_ID_28F128J3 0x89188918 /* 16M = 8M x 16 x 128 */ 2386dd652faSwdenk #define INTEL_ID_28F320J5 0x00140014 /* 32M = 128K x 32 */ 239ed247f48Swdenk #define INTEL_ID_28F640J5 0x00150015 /* 64M = 128K x 64 */ 240ed247f48Swdenk #define INTEL_ID_28F320J3A 0x00160016 /* 32M = 128K x 32 */ 241ed247f48Swdenk #define INTEL_ID_28F640J3A 0x00170017 /* 64M = 128K x 64 */ 242ed247f48Swdenk #define INTEL_ID_28F128J3A 0x00180018 /* 128M = 128K x 128 */ 2436f21347dSwdenk #define INTEL_ID_28F256L18T 0x880D880D /* 256M = 128K x 255 + 32k x 4 */ 244ed247f48Swdenk 245ed247f48Swdenk #define INTEL_ID_28F160S3 0x00D000D0 /* 16M = 512K x 32 (64kB x 32) */ 246ed247f48Swdenk #define INTEL_ID_28F320S3 0x00D400D4 /* 32M = 512K x 64 (64kB x 64) */ 247ed247f48Swdenk 248ed247f48Swdenk /* Note that the Sharp 28F016SC is compatible with the Intel E28F016SC */ 249ed247f48Swdenk #define SHARP_ID_28F016SCL 0xAAAAAAAA /* LH28F016SCT-L95 2Mx8, 32 64k blocks */ 250ed247f48Swdenk #define SHARP_ID_28F016SCZ 0xA0A0A0A0 /* LH28F016SCT-Z4 2Mx8, 32 64k blocks */ 251ed247f48Swdenk #define SHARP_ID_28F008SC 0xA6A6A6A6 /* LH28F008SCT-L12 1Mx8, 16 64k blocks */ 252ed247f48Swdenk /* LH28F008SCR-L85 1Mx8, 16 64k blocks */ 253ed247f48Swdenk 254608c9146Swdenk #define TOSH_ID_FVT160 0xC2 /* TC58FVT160 ID (16 M, top ) */ 255608c9146Swdenk #define TOSH_ID_FVB160 0x43 /* TC58FVT160 ID (16 M, bottom ) */ 256608c9146Swdenk 257ed247f48Swdenk /*----------------------------------------------------------------------- 258ed247f48Swdenk * Internal FLASH identification codes 259ed247f48Swdenk * 260ed247f48Swdenk * Be careful when adding new type! Odd numbers are "bottom boot sector" types! 261ed247f48Swdenk */ 262ed247f48Swdenk 2635d232d0eSwdenk #define FLASH_AM040 0x0001 /* AMD Am29F040B, Am29LV040B */ 2645d232d0eSwdenk /* Bright Micro BM29F040 */ 2655d232d0eSwdenk /* Fujitsu MBM29F040A */ 2665d232d0eSwdenk /* STM M29W040B */ 2675d232d0eSwdenk /* SGS Thomson M29F040B */ 2685d232d0eSwdenk /* 8 64K x 8 uniform sectors */ 269ed247f48Swdenk #define FLASH_AM400T 0x0002 /* AMD AM29LV400 */ 270ed247f48Swdenk #define FLASH_AM400B 0x0003 271ed247f48Swdenk #define FLASH_AM800T 0x0004 /* AMD AM29LV800 */ 272ed247f48Swdenk #define FLASH_AM800B 0x0005 273ed247f48Swdenk #define FLASH_AM116DT 0x0026 /* AMD AM29LV116DT (2Mx8bit) */ 274ed247f48Swdenk #define FLASH_AM160T 0x0006 /* AMD AM29LV160 */ 275ed247f48Swdenk #define FLASH_AM160LV 0x0046 /* AMD29LV160DB (2M = 2Mx8bit ) */ 276ed247f48Swdenk #define FLASH_AM160B 0x0007 277ed247f48Swdenk #define FLASH_AM320T 0x0008 /* AMD AM29LV320 */ 278ed247f48Swdenk #define FLASH_AM320B 0x0009 279ed247f48Swdenk 2805d232d0eSwdenk #define FLASH_AM080 0x000A /* AMD Am29F080B */ 2815d232d0eSwdenk /* 16 64K x 8 uniform sectors */ 2825d232d0eSwdenk 283ed247f48Swdenk #define FLASH_AMDL322T 0x0010 /* AMD AM29DL322 */ 284ed247f48Swdenk #define FLASH_AMDL322B 0x0011 285ed247f48Swdenk #define FLASH_AMDL323T 0x0012 /* AMD AM29DL323 */ 286ed247f48Swdenk #define FLASH_AMDL323B 0x0013 287ed247f48Swdenk #define FLASH_AMDL324T 0x0014 /* AMD AM29DL324 */ 288ed247f48Swdenk #define FLASH_AMDL324B 0x0015 289ed247f48Swdenk 290d1cbe85bSwdenk #define FLASH_AMDLV033C 0x0018 291d1cbe85bSwdenk #define FLASH_AMDLV065D 0x001A 292d1cbe85bSwdenk 293ed247f48Swdenk #define FLASH_AMDL640 0x0016 /* AMD AM29DL640D */ 294ed247f48Swdenk #define FLASH_AMD016 0x0018 /* AMD AM29F016D */ 295ed247f48Swdenk 296ed247f48Swdenk #define FLASH_SST200A 0x0040 /* SST 39xF200A ID ( 2M = 128K x 16 ) */ 297ed247f48Swdenk #define FLASH_SST400A 0x0042 /* SST 39xF400A ID ( 4M = 256K x 16 ) */ 298ed247f48Swdenk #define FLASH_SST800A 0x0044 /* SST 39xF800A ID ( 8M = 512K x 16 ) */ 299ed247f48Swdenk #define FLASH_SST160A 0x0046 /* SST 39xF160A ID ( 16M = 1M x 16 ) */ 300d1cbe85bSwdenk #define FLASH_SST040 0x000E /* SST 39xF040 ID (512KB = 4Mbit x 8 ) */ 301ed247f48Swdenk 302ed247f48Swdenk #define FLASH_STM800AB 0x0051 /* STM M29WF800AB ( 8M = 512K x 16 ) */ 303ed247f48Swdenk #define FLASH_STMW320DT 0x0052 /* STM M29W320DT (32 M, top boot sector) */ 304ed247f48Swdenk #define FLASH_STMW320DB 0x0053 /* STM M29W320DB (32 M, bottom boot sect)*/ 305ed247f48Swdenk #define FLASH_STM320DB 0x00CB /* STM M29W320DB (4M = 64K x 64, bottom)*/ 306ed247f48Swdenk #define FLASH_STM800DT 0x00D7 /* STM M29W800DT (1M = 64K x 16, top) */ 307ed247f48Swdenk #define FLASH_STM800DB 0x005B /* STM M29W800DB (1M = 64K x 16, bottom)*/ 308ed247f48Swdenk 309ed247f48Swdenk #define FLASH_28F400_T 0x0062 /* MT 28F400B3 ID ( 4M = 256K x 16 ) */ 310ed247f48Swdenk #define FLASH_28F400_B 0x0063 /* MT 28F400B3 ID ( 4M = 256K x 16 ) */ 311ed247f48Swdenk 312ed247f48Swdenk #define FLASH_INTEL800T 0x0074 /* INTEL 28F800B3T ( 8M = 512K x 16 ) */ 313ed247f48Swdenk #define FLASH_INTEL800B 0x0075 /* INTEL 28F800B3B ( 8M = 512K x 16 ) */ 314ed247f48Swdenk #define FLASH_INTEL160T 0x0076 /* INTEL 28F160B3T ( 16M = 1 M x 16 ) */ 315ed247f48Swdenk #define FLASH_INTEL160B 0x0077 /* INTEL 28F160B3B ( 16M = 1 M x 16 ) */ 316ed247f48Swdenk #define FLASH_INTEL320T 0x0078 /* INTEL 28F320B3T ( 32M = 2 M x 16 ) */ 317ed247f48Swdenk #define FLASH_INTEL320B 0x0079 /* INTEL 28F320B3B ( 32M = 2 M x 16 ) */ 318ed247f48Swdenk #define FLASH_INTEL640T 0x007A /* INTEL 28F320B3T ( 64M = 4 M x 16 ) */ 319ed247f48Swdenk #define FLASH_INTEL640B 0x007B /* INTEL 28F320B3B ( 64M = 4 M x 16 ) */ 320ed247f48Swdenk 321ed247f48Swdenk #define FLASH_28F320J3A 0x007C /* INTEL 28F320J3A ( 32M = 128K x 32) */ 322ed247f48Swdenk #define FLASH_28F640J3A 0x007D /* INTEL 28F640J3A ( 64M = 128K x 64) */ 323ed247f48Swdenk #define FLASH_28F128J3A 0x007E /* INTEL 28F128J3A (128M = 128K x 128) */ 324ed247f48Swdenk 325ed247f48Swdenk #define FLASH_28F008S5 0x0080 /* Intel 28F008S5 ( 1M = 64K x 16 ) */ 326ed247f48Swdenk #define FLASH_28F016SV 0x0081 /* Intel 28F016SV ( 16M = 512k x 32 ) */ 327ed247f48Swdenk #define FLASH_28F800_B 0x0083 /* Intel E28F800B ( 1M = ? ) */ 328ed247f48Swdenk #define FLASH_AM29F800B 0x0084 /* AMD Am29F800BB ( 1M = ? ) */ 329ed247f48Swdenk #define FLASH_28F320J5 0x0085 /* Intel 28F320J5 ( 4M = 128K x 32 ) */ 330ed247f48Swdenk #define FLASH_28F160S3 0x0086 /* Intel 28F160S3 ( 16M = 512K x 32 ) */ 331ed247f48Swdenk #define FLASH_28F320S3 0x0088 /* Intel 28F320S3 ( 32M = 512K x 64 ) */ 332ed247f48Swdenk #define FLASH_AM640U 0x0090 /* AMD Am29LV640U ( 64M = 4M x 16 ) */ 333ed247f48Swdenk #define FLASH_AM033C 0x0091 /* AMD AM29LV033 ( 32M = 4M x 8 ) */ 334ed247f48Swdenk #define FLASH_LH28F016SCT 0x0092 /* Sharp 28F016SCT ( 8 Meg Flash SIMM ) */ 335ed247f48Swdenk #define FLASH_28F160F3B 0x0093 /* Intel 28F160F3B ( 16M = 1M x 16 ) */ 336ed247f48Swdenk 337ed247f48Swdenk #define FLASH_28F640J5 0x0099 /* INTEL 28F640J5 ( 64M = 128K x 64) */ 338ed247f48Swdenk 339ed247f48Swdenk #define FLASH_28F800C3T 0x009A /* Intel 28F800C3T ( 8M = 512K x 16 ) */ 340ed247f48Swdenk #define FLASH_28F800C3B 0x009B /* Intel 28F800C3B ( 8M = 512K x 16 ) */ 341ed247f48Swdenk #define FLASH_28F160C3T 0x009C /* Intel 28F160C3T ( 16M = 1M x 16 ) */ 342ed247f48Swdenk #define FLASH_28F160C3B 0x009D /* Intel 28F160C3B ( 16M = 1M x 16 ) */ 343ed247f48Swdenk #define FLASH_28F320C3T 0x009E /* Intel 28F320C3T ( 32M = 2M x 16 ) */ 344ed247f48Swdenk #define FLASH_28F320C3B 0x009F /* Intel 28F320C3B ( 32M = 2M x 16 ) */ 345ed247f48Swdenk #define FLASH_28F640C3T 0x00A0 /* Intel 28F640C3T ( 64M = 4M x 16 ) */ 346ed247f48Swdenk #define FLASH_28F640C3B 0x00A1 /* Intel 28F640C3B ( 64M = 4M x 16 ) */ 347d4ca31c4Swdenk #define FLASH_AMLV320U 0x00A2 /* AMD 29LV320M ( 32M = 2M x 16 ) */ 348f12e568cSwdenk #define FLASH_AMLV640U 0x00A4 /* AMD 29LV640M ( 64M = 4M x 16 ) */ 349f12e568cSwdenk #define FLASH_AMLV128U 0x00A6 /* AMD 29LV128M ( 128M = 8M x 16 ) */ 350d4ca31c4Swdenk #define FLASH_AMLV320B 0x00A7 /* AMD 29LV320MB ( 32M = 2M x 16 ) */ 351d4ca31c4Swdenk #define FLASH_AMLV320T 0x00A8 /* AMD 29LV320MT ( 32M = 2M x 16 ) */ 3524d13cbadSwdenk #define FLASH_AMLV256U 0x00AA /* AMD 29LV256M ( 256M = 16M x 16 ) */ 353*efa329cbSwdenk #define FLASH_MXLV320B 0x00AB /* MX 29LV320MB ( 32M = 2M x 16 ) */ 354*efa329cbSwdenk #define FLASH_MXLV320T 0x00AC /* MX 29LV320MT ( 32M = 2M x 16 ) */ 3556f21347dSwdenk /* Intel 28F256L18T 256M = 128K x 255 + 32k x 4 */ 356d4ca31c4Swdenk #define FLASH_28F256L18T 0x00B0 357d4ca31c4Swdenk #define FLASH_AMDL163T 0x00B2 /* AMD AM29DL163T (2M x 16 ) */ 358d4ca31c4Swdenk #define FLASH_AMDL163B 0x00B3 359ed247f48Swdenk 360bf9e3b38Swdenk #define FLASH_FUJLV650 0x00B4 /* Fujitsu MBM 29LV650UE/651UE */ 361bf9e3b38Swdenk 362ed247f48Swdenk #define FLASH_UNKNOWN 0xFFFF /* unknown flash type */ 363ed247f48Swdenk 364ed247f48Swdenk 365ed247f48Swdenk /* manufacturer offsets 366ed247f48Swdenk */ 367ed247f48Swdenk #define FLASH_MAN_AMD 0x00000000 /* AMD */ 368ed247f48Swdenk #define FLASH_MAN_FUJ 0x00010000 /* Fujitsu */ 369ed247f48Swdenk #define FLASH_MAN_BM 0x00020000 /* Bright Microelectronics */ 370ed247f48Swdenk #define FLASH_MAN_MX 0x00030000 /* MXIC */ 371ed247f48Swdenk #define FLASH_MAN_STM 0x00040000 372608c9146Swdenk #define FLASH_MAN_TOSH 0x00050000 /* Toshiba */ 373ed247f48Swdenk #define FLASH_MAN_SST 0x00100000 374ed247f48Swdenk #define FLASH_MAN_INTEL 0x00300000 375ed247f48Swdenk #define FLASH_MAN_MT 0x00400000 376ed247f48Swdenk #define FLASH_MAN_SHARP 0x00500000 377ed247f48Swdenk 378ed247f48Swdenk 379ed247f48Swdenk #define FLASH_TYPEMASK 0x0000FFFF /* extract FLASH type information */ 380ed247f48Swdenk #define FLASH_VENDMASK 0xFFFF0000 /* extract FLASH vendor information */ 381ed247f48Swdenk 382ed247f48Swdenk #define FLASH_AMD_COMP 0x000FFFFF /* Up to this ID, FLASH is compatible */ 383ed247f48Swdenk /* with AMD, Fujitsu and SST */ 384ed247f48Swdenk /* (JEDEC standard commands ?) */ 385ed247f48Swdenk 386ed247f48Swdenk #define FLASH_BTYPE 0x0001 /* mask for bottom boot sector type */ 387ed247f48Swdenk 388ed247f48Swdenk /*----------------------------------------------------------------------- 389ed247f48Swdenk * Timeout constants: 390ed247f48Swdenk * 391ed247f48Swdenk * We can't find any specifications for maximum chip erase times, 392ed247f48Swdenk * so these values are guestimates. 393ed247f48Swdenk */ 394ed247f48Swdenk #define FLASH_ERASE_TIMEOUT 120000 /* timeout for erasing in ms */ 395ed247f48Swdenk #define FLASH_WRITE_TIMEOUT 500 /* timeout for writes in ms */ 396ed247f48Swdenk 397ed247f48Swdenk #endif /* !CFG_NO_FLASH */ 398ed247f48Swdenk 399ed247f48Swdenk #endif /* _FLASH_H_ */ 400