1*ed247f48Swdenk /* 2*ed247f48Swdenk * (C) Copyright 2000, 2001 3*ed247f48Swdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4*ed247f48Swdenk * 5*ed247f48Swdenk * See file CREDITS for list of people who contributed to this 6*ed247f48Swdenk * project. 7*ed247f48Swdenk * 8*ed247f48Swdenk * This program is free software; you can redistribute it and/or 9*ed247f48Swdenk * modify it under the terms of the GNU General Public License as 10*ed247f48Swdenk * published by the Free Software Foundation; either version 2 of 11*ed247f48Swdenk * the License, or (at your option) any later version. 12*ed247f48Swdenk * 13*ed247f48Swdenk * This program is distributed in the hope that it will be useful, 14*ed247f48Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*ed247f48Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*ed247f48Swdenk * GNU General Public License for more details. 17*ed247f48Swdenk * 18*ed247f48Swdenk * You should have received a copy of the GNU General Public License 19*ed247f48Swdenk * along with this program; if not, write to the Free Software 20*ed247f48Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*ed247f48Swdenk * MA 02111-1307 USA 22*ed247f48Swdenk */ 23*ed247f48Swdenk 24*ed247f48Swdenk #ifndef _FLASH_H_ 25*ed247f48Swdenk #define _FLASH_H_ 26*ed247f48Swdenk 27*ed247f48Swdenk #ifndef CFG_NO_FLASH 28*ed247f48Swdenk /*----------------------------------------------------------------------- 29*ed247f48Swdenk * FLASH Info: contains chip specific data, per FLASH bank 30*ed247f48Swdenk */ 31*ed247f48Swdenk 32*ed247f48Swdenk typedef struct { 33*ed247f48Swdenk ulong size; /* total bank size in bytes */ 34*ed247f48Swdenk ushort sector_count; /* number of erase units */ 35*ed247f48Swdenk ulong flash_id; /* combined device & manufacturer code */ 36*ed247f48Swdenk ulong start[CFG_MAX_FLASH_SECT]; /* physical sector start addresses */ 37*ed247f48Swdenk uchar protect[CFG_MAX_FLASH_SECT]; /* sector protection status */ 38*ed247f48Swdenk #ifdef CFG_FLASH_CFI 39*ed247f48Swdenk uchar portwidth; /* the width of the port */ 40*ed247f48Swdenk uchar chipwidth; /* the width of the chip */ 41*ed247f48Swdenk ushort buffer_size; /* # of bytes in write buffer */ 42*ed247f48Swdenk ulong erase_blk_tout; /* maximum block erase timeout */ 43*ed247f48Swdenk ulong write_tout; /* maximum write timeout */ 44*ed247f48Swdenk ulong buffer_write_tout; /* maximum buffer write timeout */ 45*ed247f48Swdenk 46*ed247f48Swdenk #endif 47*ed247f48Swdenk } flash_info_t; 48*ed247f48Swdenk 49*ed247f48Swdenk /* 50*ed247f48Swdenk * Values for the width of the port 51*ed247f48Swdenk */ 52*ed247f48Swdenk #define FLASH_CFI_8BIT 0x01 53*ed247f48Swdenk #define FLASH_CFI_16BIT 0x02 54*ed247f48Swdenk #define FLASH_CFI_32BIT 0x04 55*ed247f48Swdenk #define FLASH_CFI_64BIT 0x08 56*ed247f48Swdenk /* 57*ed247f48Swdenk * Values for the width of the chip 58*ed247f48Swdenk */ 59*ed247f48Swdenk #define FLASH_CFI_BY8 0x01 60*ed247f48Swdenk #define FLASH_CFI_BY16 0x02 61*ed247f48Swdenk #define FLASH_CFI_BY32 0x04 62*ed247f48Swdenk #define FLASH_CFI_BY64 0x08 63*ed247f48Swdenk 64*ed247f48Swdenk /* Prototypes */ 65*ed247f48Swdenk 66*ed247f48Swdenk extern unsigned long flash_init (void); 67*ed247f48Swdenk extern void flash_print_info (flash_info_t *); 68*ed247f48Swdenk extern int flash_erase (flash_info_t *, int, int); 69*ed247f48Swdenk extern int flash_sect_erase (ulong addr_first, ulong addr_last); 70*ed247f48Swdenk extern int flash_sect_protect (int flag, ulong addr_first, ulong addr_last); 71*ed247f48Swdenk 72*ed247f48Swdenk /* common/flash.c */ 73*ed247f48Swdenk extern void flash_protect (int flag, ulong from, ulong to, flash_info_t *info); 74*ed247f48Swdenk extern int flash_write (uchar *, ulong, ulong); 75*ed247f48Swdenk extern flash_info_t *addr2info (ulong); 76*ed247f48Swdenk extern int write_buff (flash_info_t *info, uchar *src, ulong addr, ulong cnt); 77*ed247f48Swdenk 78*ed247f48Swdenk /* board/?/flash.c */ 79*ed247f48Swdenk #if defined(CFG_FLASH_PROTECTION) 80*ed247f48Swdenk extern int flash_real_protect(flash_info_t *info, long sector, int prot); 81*ed247f48Swdenk #endif /* CFG_FLASH_PROTECTION */ 82*ed247f48Swdenk 83*ed247f48Swdenk /*----------------------------------------------------------------------- 84*ed247f48Swdenk * return codes from flash_write(): 85*ed247f48Swdenk */ 86*ed247f48Swdenk #define ERR_OK 0 87*ed247f48Swdenk #define ERR_TIMOUT 1 88*ed247f48Swdenk #define ERR_NOT_ERASED 2 89*ed247f48Swdenk #define ERR_PROTECTED 4 90*ed247f48Swdenk #define ERR_INVAL 8 91*ed247f48Swdenk #define ERR_ALIGN 16 92*ed247f48Swdenk #define ERR_UNKNOWN_FLASH_VENDOR 32 93*ed247f48Swdenk #define ERR_UNKNOWN_FLASH_TYPE 64 94*ed247f48Swdenk #define ERR_PROG_ERROR 128 95*ed247f48Swdenk 96*ed247f48Swdenk /*----------------------------------------------------------------------- 97*ed247f48Swdenk * Protection Flags for flash_protect(): 98*ed247f48Swdenk */ 99*ed247f48Swdenk #define FLAG_PROTECT_SET 0x01 100*ed247f48Swdenk #define FLAG_PROTECT_CLEAR 0x02 101*ed247f48Swdenk 102*ed247f48Swdenk /*----------------------------------------------------------------------- 103*ed247f48Swdenk * Device IDs 104*ed247f48Swdenk */ 105*ed247f48Swdenk 106*ed247f48Swdenk #define AMD_MANUFACT 0x00010001 /* AMD manuf. ID in D23..D16, D7..D0 */ 107*ed247f48Swdenk #define FUJ_MANUFACT 0x00040004 /* FUJITSU manuf. ID in D23..D16, D7..D0 */ 108*ed247f48Swdenk #define STM_MANUFACT 0x00200020 /* STM (Thomson) manuf. ID in D23.. -"- */ 109*ed247f48Swdenk #define SST_MANUFACT 0x00BF00BF /* SST manuf. ID in D23..D16, D7..D0 */ 110*ed247f48Swdenk #define MT_MANUFACT 0x00890089 /* MT manuf. ID in D23..D16, D7..D0 */ 111*ed247f48Swdenk #define INTEL_MANUFACT 0x00890089 /* INTEL manuf. ID in D23..D16, D7..D0 */ 112*ed247f48Swdenk #define INTEL_ALT_MANU 0x00B000B0 /* alternate INTEL namufacturer ID */ 113*ed247f48Swdenk #define MX_MANUFACT 0x00C200C2 /* MXIC manuf. ID in D23..D16, D7..D0 */ 114*ed247f48Swdenk 115*ed247f48Swdenk /* Micron Technologies (INTEL compat.) */ 116*ed247f48Swdenk #define MT_ID_28F400_T 0x44704470 /* 28F400B3 ID ( 4 M, top boot sector) */ 117*ed247f48Swdenk #define MT_ID_28F400_B 0x44714471 /* 28F400B3 ID ( 4 M, bottom boot sect) */ 118*ed247f48Swdenk 119*ed247f48Swdenk #define AMD_ID_LV040B 0x4F /* 29LV040B ID */ 120*ed247f48Swdenk /* 4 Mbit, 512K x 8, */ 121*ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 122*ed247f48Swdenk 123*ed247f48Swdenk #define AMD_ID_F040B 0xA4 /* 29F040B ID */ 124*ed247f48Swdenk /* 4 Mbit, 512K x 8, */ 125*ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 126*ed247f48Swdenk #define STM_ID_M29W040B 0xE3 /* M29W040B ID */ 127*ed247f48Swdenk /* 4 Mbit, 512K x 8, */ 128*ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 129*ed247f48Swdenk #define AMD_ID_F080B 0xD5 /* 29F080 ID ( 1 M) */ 130*ed247f48Swdenk #define AMD_ID_F016D 0xAD /* 29F016 ID ( 2 M x 8) */ 131*ed247f48Swdenk #define AMD_ID_F032B 0x41 /* 29F032 ID ( 4 M x 8) */ 132*ed247f48Swdenk #define AMD_ID_LV116DT 0xC7 /* 29LV116DT ( 2 M x 8, top boot sect) */ 133*ed247f48Swdenk 134*ed247f48Swdenk #define AMD_ID_LV400T 0x22B922B9 /* 29LV400T ID ( 4 M, top boot sector) */ 135*ed247f48Swdenk #define AMD_ID_LV400B 0x22BA22BA /* 29LV400B ID ( 4 M, bottom boot sect) */ 136*ed247f48Swdenk 137*ed247f48Swdenk #define AMD_ID_LV033C 0xA3 /* 29LV033C ID ( 4M x 8 ) */ 138*ed247f48Swdenk 139*ed247f48Swdenk #define AMD_ID_LV800T 0x22DA22DA /* 29LV800T ID ( 8 M, top boot sector) */ 140*ed247f48Swdenk #define AMD_ID_LV800B 0x225B225B /* 29LV800B ID ( 8 M, bottom boot sect) */ 141*ed247f48Swdenk 142*ed247f48Swdenk #define AMD_ID_LV160T 0x22C422C4 /* 29LV160T ID (16 M, top boot sector) */ 143*ed247f48Swdenk #define AMD_ID_LV160B 0x22492249 /* 29LV160B ID (16 M, bottom boot sect) */ 144*ed247f48Swdenk 145*ed247f48Swdenk #define AMD_ID_LV320T 0x22F622F6 /* 29LV320T ID (32 M, top boot sector) */ 146*ed247f48Swdenk #define AMD_ID_LV320B 0x22F922F9 /* 29LV320B ID (32 M, bottom boot sect) */ 147*ed247f48Swdenk 148*ed247f48Swdenk #define AMD_ID_DL322T 0x22552255 /* 29DL322T ID (32 M, top boot sector) */ 149*ed247f48Swdenk #define AMD_ID_DL322B 0x22562256 /* 29DL322B ID (32 M, bottom boot sect) */ 150*ed247f48Swdenk #define AMD_ID_DL323T 0x22502250 /* 29DL323T ID (32 M, top boot sector) */ 151*ed247f48Swdenk #define AMD_ID_DL323B 0x22532253 /* 29DL323B ID (32 M, bottom boot sect) */ 152*ed247f48Swdenk #define AMD_ID_DL324T 0x225C225C /* 29DL324T ID (32 M, top boot sector) */ 153*ed247f48Swdenk #define AMD_ID_DL324B 0x225F225F /* 29DL324B ID (32 M, bottom boot sect) */ 154*ed247f48Swdenk 155*ed247f48Swdenk #define AMD_ID_DL640 0x227E227E /* 29DL640D ID (64 M, dual boot sectors)*/ 156*ed247f48Swdenk #define AMD_ID_LV640U 0x22D722D7 /* 29LV640U ID (64 M, uniform sectors) */ 157*ed247f48Swdenk 158*ed247f48Swdenk #define SST_ID_xF200A 0x27892789 /* 39xF200A ID ( 2M = 128K x 16 ) */ 159*ed247f48Swdenk #define SST_ID_xF400A 0x27802780 /* 39xF400A ID ( 4M = 256K x 16 ) */ 160*ed247f48Swdenk #define SST_ID_xF800A 0x27812781 /* 39xF800A ID ( 8M = 512K x 16 ) */ 161*ed247f48Swdenk #define SST_ID_xF160A 0x27822782 /* 39xF800A ID (16M = 1M x 16 ) */ 162*ed247f48Swdenk 163*ed247f48Swdenk #define STM_ID_F040B 0xE2 /* M29F040B ID ( 4M = 512K x 8 ) */ 164*ed247f48Swdenk /* 8 64K x 8 uniform sectors */ 165*ed247f48Swdenk 166*ed247f48Swdenk #define STM_ID_x800AB 0x005B005B /* M29W800AB ID (8M = 512K x 16 ) */ 167*ed247f48Swdenk #define STM_ID_29W320DT 0x22CA22CA /* M29W320DT ID (32 M, top boot sector) */ 168*ed247f48Swdenk #define STM_ID_29W320DB 0x22CB22CB /* M29W320DB ID (32 M, bottom boot sect) */ 169*ed247f48Swdenk #define STM_ID_29W040B 0x00E300E3 /* M29W040B ID (4M = 512K x 8) */ 170*ed247f48Swdenk 171*ed247f48Swdenk #define INTEL_ID_28F016S 0x66a066a0 /* 28F016S[VS] ID (16M = 512k x 16) */ 172*ed247f48Swdenk #define INTEL_ID_28F800B3T 0x88928892 /* 8M = 512K x 16 top boot sector */ 173*ed247f48Swdenk #define INTEL_ID_28F800B3B 0x88938893 /* 8M = 512K x 16 bottom boot sector */ 174*ed247f48Swdenk #define INTEL_ID_28F160B3T 0x88908890 /* 16M = 1M x 16 top boot sector */ 175*ed247f48Swdenk #define INTEL_ID_28F160B3B 0x88918891 /* 16M = 1M x 16 bottom boot sector */ 176*ed247f48Swdenk #define INTEL_ID_28F320B3T 0x88968896 /* 32M = 2M x 16 top boot sector */ 177*ed247f48Swdenk #define INTEL_ID_28F320B3B 0x88978897 /* 32M = 2M x 16 bottom boot sector */ 178*ed247f48Swdenk #define INTEL_ID_28F640B3T 0x88988898 /* 64M = 4M x 16 top boot sector */ 179*ed247f48Swdenk #define INTEL_ID_28F640B3B 0x88998899 /* 64M = 4M x 16 bottom boot sector */ 180*ed247f48Swdenk #define INTEL_ID_28F160F3B 0x88F488F4 /* 16M = 1M x 16 bottom boot sector */ 181*ed247f48Swdenk 182*ed247f48Swdenk #define INTEL_ID_28F800C3T 0x88C088C0 /* 8M = 512K x 16 top boot sector */ 183*ed247f48Swdenk #define INTEL_ID_28F800C3B 0x88C188C1 /* 8M = 512K x 16 bottom boot sector */ 184*ed247f48Swdenk #define INTEL_ID_28F160C3T 0x88C288C2 /* 16M = 1M x 16 top boot sector */ 185*ed247f48Swdenk #define INTEL_ID_28F160C3B 0x88C388C3 /* 16M = 1M x 16 bottom boot sector */ 186*ed247f48Swdenk #define INTEL_ID_28F320C3T 0x88C488C4 /* 32M = 2M x 16 top boot sector */ 187*ed247f48Swdenk #define INTEL_ID_28F320C3B 0x88C588C5 /* 32M = 2M x 16 bottom boot sector */ 188*ed247f48Swdenk #define INTEL_ID_28F640C3T 0x88CC88CC /* 64M = 4M x 16 top boot sector */ 189*ed247f48Swdenk #define INTEL_ID_28F640C3B 0x88CD88CD /* 64M = 4M x 16 bottom boot sector */ 190*ed247f48Swdenk 191*ed247f48Swdenk #define INTEL_ID_28F128J3 0x89189818 /* 16M = 8M x 16 x 128 */ 192*ed247f48Swdenk #define INTEL_ID_28F640J5 0x00150015 /* 64M = 128K x 64 */ 193*ed247f48Swdenk #define INTEL_ID_28F320J3A 0x00160016 /* 32M = 128K x 32 */ 194*ed247f48Swdenk #define INTEL_ID_28F640J3A 0x00170017 /* 64M = 128K x 64 */ 195*ed247f48Swdenk #define INTEL_ID_28F128J3A 0x00180018 /* 128M = 128K x 128 */ 196*ed247f48Swdenk 197*ed247f48Swdenk #define INTEL_ID_28F160S3 0x00D000D0 /* 16M = 512K x 32 (64kB x 32) */ 198*ed247f48Swdenk #define INTEL_ID_28F320S3 0x00D400D4 /* 32M = 512K x 64 (64kB x 64) */ 199*ed247f48Swdenk 200*ed247f48Swdenk /* Note that the Sharp 28F016SC is compatible with the Intel E28F016SC */ 201*ed247f48Swdenk #define SHARP_ID_28F016SCL 0xAAAAAAAA /* LH28F016SCT-L95 2Mx8, 32 64k blocks */ 202*ed247f48Swdenk #define SHARP_ID_28F016SCZ 0xA0A0A0A0 /* LH28F016SCT-Z4 2Mx8, 32 64k blocks */ 203*ed247f48Swdenk #define SHARP_ID_28F008SC 0xA6A6A6A6 /* LH28F008SCT-L12 1Mx8, 16 64k blocks */ 204*ed247f48Swdenk /* LH28F008SCR-L85 1Mx8, 16 64k blocks */ 205*ed247f48Swdenk 206*ed247f48Swdenk /*----------------------------------------------------------------------- 207*ed247f48Swdenk * Internal FLASH identification codes 208*ed247f48Swdenk * 209*ed247f48Swdenk * Be careful when adding new type! Odd numbers are "bottom boot sector" types! 210*ed247f48Swdenk */ 211*ed247f48Swdenk 212*ed247f48Swdenk #define FLASH_AM040 0x0001 /* AMD Am29F040B, Am29LV040B 213*ed247f48Swdenk * Bright Micro BM29F040 214*ed247f48Swdenk * Fujitsu MBM29F040A 215*ed247f48Swdenk * STM M29W040B 216*ed247f48Swdenk * SGS Thomson M29F040B 217*ed247f48Swdenk * 8 64K x 8 uniform sectors 218*ed247f48Swdenk */ 219*ed247f48Swdenk #define FLASH_AM400T 0x0002 /* AMD AM29LV400 */ 220*ed247f48Swdenk #define FLASH_AM400B 0x0003 221*ed247f48Swdenk #define FLASH_AM800T 0x0004 /* AMD AM29LV800 */ 222*ed247f48Swdenk #define FLASH_AM800B 0x0005 223*ed247f48Swdenk #define FLASH_AM116DT 0x0026 /* AMD AM29LV116DT (2Mx8bit) */ 224*ed247f48Swdenk #define FLASH_AM160T 0x0006 /* AMD AM29LV160 */ 225*ed247f48Swdenk #define FLASH_AM160LV 0x0046 /* AMD29LV160DB (2M = 2Mx8bit ) */ 226*ed247f48Swdenk #define FLASH_AM160B 0x0007 227*ed247f48Swdenk #define FLASH_AM320T 0x0008 /* AMD AM29LV320 */ 228*ed247f48Swdenk #define FLASH_AM320B 0x0009 229*ed247f48Swdenk 230*ed247f48Swdenk #define FLASH_AMDL322T 0x0010 /* AMD AM29DL322 */ 231*ed247f48Swdenk #define FLASH_AMDL322B 0x0011 232*ed247f48Swdenk #define FLASH_AMDL323T 0x0012 /* AMD AM29DL323 */ 233*ed247f48Swdenk #define FLASH_AMDL323B 0x0013 234*ed247f48Swdenk #define FLASH_AMDL324T 0x0014 /* AMD AM29DL324 */ 235*ed247f48Swdenk #define FLASH_AMDL324B 0x0015 236*ed247f48Swdenk 237*ed247f48Swdenk #define FLASH_AMDL640 0x0016 /* AMD AM29DL640D */ 238*ed247f48Swdenk #define FLASH_AMD016 0x0018 /* AMD AM29F016D */ 239*ed247f48Swdenk 240*ed247f48Swdenk #define FLASH_SST200A 0x0040 /* SST 39xF200A ID ( 2M = 128K x 16 ) */ 241*ed247f48Swdenk #define FLASH_SST400A 0x0042 /* SST 39xF400A ID ( 4M = 256K x 16 ) */ 242*ed247f48Swdenk #define FLASH_SST800A 0x0044 /* SST 39xF800A ID ( 8M = 512K x 16 ) */ 243*ed247f48Swdenk #define FLASH_SST160A 0x0046 /* SST 39xF160A ID ( 16M = 1M x 16 ) */ 244*ed247f48Swdenk 245*ed247f48Swdenk #define FLASH_STM800AB 0x0051 /* STM M29WF800AB ( 8M = 512K x 16 ) */ 246*ed247f48Swdenk #define FLASH_STMW320DT 0x0052 /* STM M29W320DT (32 M, top boot sector) */ 247*ed247f48Swdenk #define FLASH_STMW320DB 0x0053 /* STM M29W320DB (32 M, bottom boot sect)*/ 248*ed247f48Swdenk #define FLASH_STM320DB 0x00CB /* STM M29W320DB (4M = 64K x 64, bottom)*/ 249*ed247f48Swdenk #define FLASH_STM800DT 0x00D7 /* STM M29W800DT (1M = 64K x 16, top) */ 250*ed247f48Swdenk #define FLASH_STM800DB 0x005B /* STM M29W800DB (1M = 64K x 16, bottom)*/ 251*ed247f48Swdenk 252*ed247f48Swdenk #define FLASH_28F400_T 0x0062 /* MT 28F400B3 ID ( 4M = 256K x 16 ) */ 253*ed247f48Swdenk #define FLASH_28F400_B 0x0063 /* MT 28F400B3 ID ( 4M = 256K x 16 ) */ 254*ed247f48Swdenk 255*ed247f48Swdenk #define FLASH_INTEL800T 0x0074 /* INTEL 28F800B3T ( 8M = 512K x 16 ) */ 256*ed247f48Swdenk #define FLASH_INTEL800B 0x0075 /* INTEL 28F800B3B ( 8M = 512K x 16 ) */ 257*ed247f48Swdenk #define FLASH_INTEL160T 0x0076 /* INTEL 28F160B3T ( 16M = 1 M x 16 ) */ 258*ed247f48Swdenk #define FLASH_INTEL160B 0x0077 /* INTEL 28F160B3B ( 16M = 1 M x 16 ) */ 259*ed247f48Swdenk #define FLASH_INTEL320T 0x0078 /* INTEL 28F320B3T ( 32M = 2 M x 16 ) */ 260*ed247f48Swdenk #define FLASH_INTEL320B 0x0079 /* INTEL 28F320B3B ( 32M = 2 M x 16 ) */ 261*ed247f48Swdenk #define FLASH_INTEL640T 0x007A /* INTEL 28F320B3T ( 64M = 4 M x 16 ) */ 262*ed247f48Swdenk #define FLASH_INTEL640B 0x007B /* INTEL 28F320B3B ( 64M = 4 M x 16 ) */ 263*ed247f48Swdenk 264*ed247f48Swdenk #define FLASH_28F320J3A 0x007C /* INTEL 28F320J3A ( 32M = 128K x 32) */ 265*ed247f48Swdenk #define FLASH_28F640J3A 0x007D /* INTEL 28F640J3A ( 64M = 128K x 64) */ 266*ed247f48Swdenk #define FLASH_28F128J3A 0x007E /* INTEL 28F128J3A (128M = 128K x 128) */ 267*ed247f48Swdenk 268*ed247f48Swdenk #define FLASH_28F008S5 0x0080 /* Intel 28F008S5 ( 1M = 64K x 16 ) */ 269*ed247f48Swdenk #define FLASH_28F016SV 0x0081 /* Intel 28F016SV ( 16M = 512k x 32 ) */ 270*ed247f48Swdenk #define FLASH_28F800_B 0x0083 /* Intel E28F800B ( 1M = ? ) */ 271*ed247f48Swdenk #define FLASH_AM29F800B 0x0084 /* AMD Am29F800BB ( 1M = ? ) */ 272*ed247f48Swdenk #define FLASH_28F320J5 0x0085 /* Intel 28F320J5 ( 4M = 128K x 32 ) */ 273*ed247f48Swdenk #define FLASH_28F160S3 0x0086 /* Intel 28F160S3 ( 16M = 512K x 32 ) */ 274*ed247f48Swdenk #define FLASH_28F320S3 0x0088 /* Intel 28F320S3 ( 32M = 512K x 64 ) */ 275*ed247f48Swdenk #define FLASH_AM640U 0x0090 /* AMD Am29LV640U ( 64M = 4M x 16 ) */ 276*ed247f48Swdenk #define FLASH_AM033C 0x0091 /* AMD AM29LV033 ( 32M = 4M x 8 ) */ 277*ed247f48Swdenk #define FLASH_LH28F016SCT 0x0092 /* Sharp 28F016SCT ( 8 Meg Flash SIMM ) */ 278*ed247f48Swdenk #define FLASH_28F160F3B 0x0093 /* Intel 28F160F3B ( 16M = 1M x 16 ) */ 279*ed247f48Swdenk 280*ed247f48Swdenk #define FLASH_28F640J5 0x0099 /* INTEL 28F640J5 ( 64M = 128K x 64) */ 281*ed247f48Swdenk 282*ed247f48Swdenk #define FLASH_28F800C3T 0x009A /* Intel 28F800C3T ( 8M = 512K x 16 ) */ 283*ed247f48Swdenk #define FLASH_28F800C3B 0x009B /* Intel 28F800C3B ( 8M = 512K x 16 ) */ 284*ed247f48Swdenk #define FLASH_28F160C3T 0x009C /* Intel 28F160C3T ( 16M = 1M x 16 ) */ 285*ed247f48Swdenk #define FLASH_28F160C3B 0x009D /* Intel 28F160C3B ( 16M = 1M x 16 ) */ 286*ed247f48Swdenk #define FLASH_28F320C3T 0x009E /* Intel 28F320C3T ( 32M = 2M x 16 ) */ 287*ed247f48Swdenk #define FLASH_28F320C3B 0x009F /* Intel 28F320C3B ( 32M = 2M x 16 ) */ 288*ed247f48Swdenk #define FLASH_28F640C3T 0x00A0 /* Intel 28F640C3T ( 64M = 4M x 16 ) */ 289*ed247f48Swdenk #define FLASH_28F640C3B 0x00A1 /* Intel 28F640C3B ( 64M = 4M x 16 ) */ 290*ed247f48Swdenk 291*ed247f48Swdenk #define FLASH_UNKNOWN 0xFFFF /* unknown flash type */ 292*ed247f48Swdenk 293*ed247f48Swdenk 294*ed247f48Swdenk /* manufacturer offsets 295*ed247f48Swdenk */ 296*ed247f48Swdenk #define FLASH_MAN_AMD 0x00000000 /* AMD */ 297*ed247f48Swdenk #define FLASH_MAN_FUJ 0x00010000 /* Fujitsu */ 298*ed247f48Swdenk #define FLASH_MAN_BM 0x00020000 /* Bright Microelectronics */ 299*ed247f48Swdenk #define FLASH_MAN_MX 0x00030000 /* MXIC */ 300*ed247f48Swdenk #define FLASH_MAN_STM 0x00040000 301*ed247f48Swdenk #define FLASH_MAN_SST 0x00100000 302*ed247f48Swdenk #define FLASH_MAN_INTEL 0x00300000 303*ed247f48Swdenk #define FLASH_MAN_MT 0x00400000 304*ed247f48Swdenk #define FLASH_MAN_SHARP 0x00500000 305*ed247f48Swdenk 306*ed247f48Swdenk 307*ed247f48Swdenk #define FLASH_TYPEMASK 0x0000FFFF /* extract FLASH type information */ 308*ed247f48Swdenk #define FLASH_VENDMASK 0xFFFF0000 /* extract FLASH vendor information */ 309*ed247f48Swdenk 310*ed247f48Swdenk #define FLASH_AMD_COMP 0x000FFFFF /* Up to this ID, FLASH is compatible */ 311*ed247f48Swdenk /* with AMD, Fujitsu and SST */ 312*ed247f48Swdenk /* (JEDEC standard commands ?) */ 313*ed247f48Swdenk 314*ed247f48Swdenk #define FLASH_BTYPE 0x0001 /* mask for bottom boot sector type */ 315*ed247f48Swdenk 316*ed247f48Swdenk /*----------------------------------------------------------------------- 317*ed247f48Swdenk * Timeout constants: 318*ed247f48Swdenk * 319*ed247f48Swdenk * We can't find any specifications for maximum chip erase times, 320*ed247f48Swdenk * so these values are guestimates. 321*ed247f48Swdenk */ 322*ed247f48Swdenk #define FLASH_ERASE_TIMEOUT 120000 /* timeout for erasing in ms */ 323*ed247f48Swdenk #define FLASH_WRITE_TIMEOUT 500 /* timeout for writes in ms */ 324*ed247f48Swdenk 325*ed247f48Swdenk #endif /* !CFG_NO_FLASH */ 326*ed247f48Swdenk 327*ed247f48Swdenk #endif /* _FLASH_H_ */ 328