xref: /rk3399_rockchip-uboot/include/faraday/ftsdc010.h (revision f8ef0d4f4603dc0dbe10f7f4778b8066cea47b6f)
1*f8ef0d4fSMacpaul Lin /*
2*f8ef0d4fSMacpaul Lin  * Faraday FTSDC010 Secure Digital Memory Card Host Controller
3*f8ef0d4fSMacpaul Lin  *
4*f8ef0d4fSMacpaul Lin  * Copyright (C) 2011 Andes Technology Corporation
5*f8ef0d4fSMacpaul Lin  * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
6*f8ef0d4fSMacpaul Lin  *
7*f8ef0d4fSMacpaul Lin  * This program is free software; you can redistribute it and/or modify
8*f8ef0d4fSMacpaul Lin  * it under the terms of the GNU General Public License as published by
9*f8ef0d4fSMacpaul Lin  * the Free Software Foundation; either version 2 of the License, or
10*f8ef0d4fSMacpaul Lin  * (at your option) any later version.
11*f8ef0d4fSMacpaul Lin  *
12*f8ef0d4fSMacpaul Lin  * This program is distributed in the hope that it will be useful,
13*f8ef0d4fSMacpaul Lin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*f8ef0d4fSMacpaul Lin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15*f8ef0d4fSMacpaul Lin  * GNU General Public License for more details.
16*f8ef0d4fSMacpaul Lin  *
17*f8ef0d4fSMacpaul Lin  * You should have received a copy of the GNU General Public License
18*f8ef0d4fSMacpaul Lin  * along with this program; if not, write to the Free Software
19*f8ef0d4fSMacpaul Lin  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20*f8ef0d4fSMacpaul Lin  */
21*f8ef0d4fSMacpaul Lin 
22*f8ef0d4fSMacpaul Lin #ifndef __FTSDC010_H
23*f8ef0d4fSMacpaul Lin #define __FTSDC010_H
24*f8ef0d4fSMacpaul Lin 
25*f8ef0d4fSMacpaul Lin #ifndef __ASSEMBLY__
26*f8ef0d4fSMacpaul Lin /* sd controller register */
27*f8ef0d4fSMacpaul Lin struct ftsdc010_mmc {
28*f8ef0d4fSMacpaul Lin 	unsigned int	cmd;		/* 0x00 - command reg		*/
29*f8ef0d4fSMacpaul Lin 	unsigned int	argu;		/* 0x04 - argument reg		*/
30*f8ef0d4fSMacpaul Lin 	unsigned int	rsp0;		/* 0x08 - response reg0		*/
31*f8ef0d4fSMacpaul Lin 	unsigned int	rsp1;		/* 0x0c - response reg1		*/
32*f8ef0d4fSMacpaul Lin 	unsigned int	rsp2;		/* 0x10 - response reg2		*/
33*f8ef0d4fSMacpaul Lin 	unsigned int	rsp3;		/* 0x14 - response reg3		*/
34*f8ef0d4fSMacpaul Lin 	unsigned int	rsp_cmd;	/* 0x18 - responded cmd reg	*/
35*f8ef0d4fSMacpaul Lin 	unsigned int	dcr;		/* 0x1c - data control reg	*/
36*f8ef0d4fSMacpaul Lin 	unsigned int	dtr;		/* 0x20 - data timer reg	*/
37*f8ef0d4fSMacpaul Lin 	unsigned int	dlr;		/* 0x24 - data length reg	*/
38*f8ef0d4fSMacpaul Lin 	unsigned int	status;		/* 0x28 - status reg		*/
39*f8ef0d4fSMacpaul Lin 	unsigned int	clr;		/* 0x2c - clear reg		*/
40*f8ef0d4fSMacpaul Lin 	unsigned int	int_mask;	/* 0x30 - intrrupt mask reg	*/
41*f8ef0d4fSMacpaul Lin 	unsigned int	pcr;		/* 0x34 - power control reg	*/
42*f8ef0d4fSMacpaul Lin 	unsigned int	ccr;		/* 0x38 - clock contorl reg	*/
43*f8ef0d4fSMacpaul Lin 	unsigned int	bwr;		/* 0x3c - bus width reg		*/
44*f8ef0d4fSMacpaul Lin 	unsigned int	dwr;		/* 0x40 - data window reg	*/
45*f8ef0d4fSMacpaul Lin #ifndef CONFIG_FTSDC010_SDIO
46*f8ef0d4fSMacpaul Lin 	unsigned int	feature;	/* 0x44 - feature reg		*/
47*f8ef0d4fSMacpaul Lin 	unsigned int	rev;		/* 0x48 - revision reg		*/
48*f8ef0d4fSMacpaul Lin #else
49*f8ef0d4fSMacpaul Lin 	unsigned int	mmc_intr_time;	/* 0x44 - MMC int resp time reg	*/
50*f8ef0d4fSMacpaul Lin 	unsigned int	gpo;		/* 0x48 - gerenal purpose output */
51*f8ef0d4fSMacpaul Lin 	unsigned int	reserved[8];	/* 0x50 - 0x68 reserved		*/
52*f8ef0d4fSMacpaul Lin 	unsigned int	sdio_ctrl1;	/* 0x6c - SDIO control reg 1	*/
53*f8ef0d4fSMacpaul Lin 	unsigned int	sdio_ctrl2;	/* 0x70 - SDIO control reg 2	*/
54*f8ef0d4fSMacpaul Lin 	unsigned int	sdio_status;	/* 0x74 - SDIO status regi	*/
55*f8ef0d4fSMacpaul Lin 	unsigned int	reserved1[9];	/* 0x78 - 0x98	reserved	*/
56*f8ef0d4fSMacpaul Lin 	unsigned int	feature;	/* 0x9c - feature reg		*/
57*f8ef0d4fSMacpaul Lin 	unsigned int	rev;		/* 0xa0 - revision reg		*/
58*f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
59*f8ef0d4fSMacpaul Lin };
60*f8ef0d4fSMacpaul Lin 
61*f8ef0d4fSMacpaul Lin struct mmc_host {
62*f8ef0d4fSMacpaul Lin 	struct ftsdc010_mmc *reg;
63*f8ef0d4fSMacpaul Lin 	unsigned int version;		/* SDHCI spec. version */
64*f8ef0d4fSMacpaul Lin 	unsigned int clock;		/* Current clock (MHz) */
65*f8ef0d4fSMacpaul Lin 	unsigned int fifo_len;		/* bytes */
66*f8ef0d4fSMacpaul Lin 	unsigned int last_opcode;	/* Last OP Code */
67*f8ef0d4fSMacpaul Lin 	unsigned int card_type;		/* Card type */
68*f8ef0d4fSMacpaul Lin };
69*f8ef0d4fSMacpaul Lin 
70*f8ef0d4fSMacpaul Lin /* functions */
71*f8ef0d4fSMacpaul Lin int ftsdc010_mmc_init(int dev_index);
72*f8ef0d4fSMacpaul Lin 
73*f8ef0d4fSMacpaul Lin #endif	/* __ASSEMBLY__ */
74*f8ef0d4fSMacpaul Lin 
75*f8ef0d4fSMacpaul Lin /* global defines */
76*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_RETRY			0x100000
77*f8ef0d4fSMacpaul Lin #define FTSDC010_PIO_RETRY			100	/* pio retry times */
78*f8ef0d4fSMacpaul Lin #define FTSDC010_DELAY_UNIT			100	/* 100 us */
79*f8ef0d4fSMacpaul Lin 
80*f8ef0d4fSMacpaul Lin /* define from Linux kernel - include/linux/mmc/card.h */
81*f8ef0d4fSMacpaul Lin #define MMC_TYPE_SDIO				2	/* SDIO card */
82*f8ef0d4fSMacpaul Lin 
83*f8ef0d4fSMacpaul Lin /* define for mmc layer */
84*f8ef0d4fSMacpaul Lin #define MMC_DATA_BOTH_DIR			(MMC_DATA_WRITE | MMC_DATA_READ)
85*f8ef0d4fSMacpaul Lin 
86*f8ef0d4fSMacpaul Lin /* this part is strange */
87*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_REG			0x0000006C
88*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_REG			0x0000006C
89*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_REG		0x00000070
90*f8ef0d4fSMacpaul Lin 
91*f8ef0d4fSMacpaul Lin /* 0x00 - command register */
92*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_IDX(x)			(((x) & 0x3f) << 0)
93*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_NEED_RSP			(1 << 6)
94*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_LONG_RSP			(1 << 7)
95*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_APP_CMD			(1 << 8)
96*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_CMD_EN			(1 << 9)
97*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_SDC_RST			(1 << 10)
98*f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_MMC_INT_STOP		(1 << 11)
99*f8ef0d4fSMacpaul Lin 
100*f8ef0d4fSMacpaul Lin /* 0x18 - responded command register */
101*f8ef0d4fSMacpaul Lin #define FTSDC010_RSP_CMD_IDX(x)			(((x) >> 0) & 0x3f)
102*f8ef0d4fSMacpaul Lin #define FTSDC010_RSP_CMD_APP			(1 << 6)
103*f8ef0d4fSMacpaul Lin 
104*f8ef0d4fSMacpaul Lin /* 0x1c - data control register */
105*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_BLK_SIZE(x)		(((x) & 0xf) << 0)
106*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DATA_WRITE			(1 << 4)
107*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_EN			(1 << 5)
108*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DATA_EN			(1 << 6)
109*f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
110*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_FIFOTH			(1 << 7)
111*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE(x)		(((x) & 0x3) << 8)
112*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_FIFO_RST			(1 << 10)
113*f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
114*f8ef0d4fSMacpaul Lin 
115*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_1			0x0	/* Single r/w	*/
116*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_4			0x1	/* Burst 4 r/w	*/
117*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_8			0x2	/* Burst 8 r/w	*/
118*f8ef0d4fSMacpaul Lin 
119*f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_BLK_BYTES(x)		(ffs(x) - 1)	/* 1B - 2048B */
120*f8ef0d4fSMacpaul Lin 
121*f8ef0d4fSMacpaul Lin /* CPRM related define */
122*f8ef0d4fSMacpaul Lin #define FTSDC010_CPRM_DATA_CHANGE_ENDIAN_EN	0x000008
123*f8ef0d4fSMacpaul Lin #define FTSDC010_CPRM_DATA_SWAP_HL_EN		0x000010
124*f8ef0d4fSMacpaul Lin 
125*f8ef0d4fSMacpaul Lin /* 0x28 - status register */
126*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_CRC_FAIL		(1 << 0)
127*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_CRC_FAIL		(1 << 1)
128*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_TIMEOUT		(1 << 2)
129*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_TIMEOUT		(1 << 3)
130*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_CRC_OK		(1 << 4)
131*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_CRC_OK		(1 << 5)
132*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CMD_SEND		(1 << 6)
133*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_END		(1 << 7)
134*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_URUN		(1 << 8)
135*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9)
136*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CARD_CHANGE		(1 << 10)
137*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CARD_DETECT		(1 << 11)
138*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_WRITE_PROT		(1 << 12)
139*f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
140*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CP_READY		(1 << 13) /* reserved ? */
141*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CP_BUF_READY		(1 << 14) /* reserved ? */
142*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_PLAIN_TEXT_READY	(1 << 15) /* reserved ? */
143*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_SDIO_IRPT		(1 << 16) /* SDIO card intr */
144*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
145*f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
146*f8ef0d4fSMacpaul Lin 
147*f8ef0d4fSMacpaul Lin /* 0x2c - clear register */
148*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_CRC_FAIL		(1 << 0)
149*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_CRC_FAIL		(1 << 1)
150*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_TIMEOUT		(1 << 2)
151*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_TIMEOUT		(1 << 3)
152*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_CRC_OK			(1 << 4)
153*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_CRC_OK		(1 << 5)
154*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_CMD_SEND			(1 << 6)
155*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_END			(1 << 7)
156*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_URUN		(1 << 8) /* reserved ? */
157*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9) /* reserved ? */
158*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_CARD_CHANGE		(1 << 10)
159*f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
160*f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_SDIO_IRPT			(1 << 16)
161*f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
162*f8ef0d4fSMacpaul Lin 
163*f8ef0d4fSMacpaul Lin /* 0x30 - interrupt mask register */
164*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_CRC_FAIL		(1 << 0)
165*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_CRC_FAIL		(1 << 1)
166*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_TIMEOUT		(1 << 2)
167*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_TIMEOUT		(1 << 3)
168*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_CRC_OK		(1 << 4)
169*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_CRC_OK		(1 << 5)
170*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CMD_SEND		(1 << 6)
171*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_END		(1 << 7)
172*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_FIFO_URUN		(1 << 8)
173*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_FIFO_ORUN		(1 << 9)
174*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CARD_CHANGE		(1 << 10)
175*f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
176*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CP_READY		(1 << 13)
177*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CP_BUF_READY		(1 << 14)
178*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_PLAIN_TEXT_READY	(1 << 15)
179*f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_SDIO_IRPT		(1 << 16)
180*f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
181*f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
182*f8ef0d4fSMacpaul Lin 
183*f8ef0d4fSMacpaul Lin /* ? */
184*f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_INSERT			0x0
185*f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_REMOVE			FTSDC010_STATUS_REG_CARD_DETECT
186*f8ef0d4fSMacpaul Lin 
187*f8ef0d4fSMacpaul Lin /* 0x34 - power control register */
188*f8ef0d4fSMacpaul Lin #define FTSDC010_PCR_POWER(x)			(((x) & 0xf) << 0)
189*f8ef0d4fSMacpaul Lin #define FTSDC010_PCR_POWER_ON			(1 << 4)
190*f8ef0d4fSMacpaul Lin 
191*f8ef0d4fSMacpaul Lin /* 0x38 - clock control register */
192*f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_DIV(x)			(((x) & 0x7f) << 0)
193*f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_SD			(1 << 7) /* 0: MMC, 1: SD */
194*f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_DIS			(1 << 8)
195*f8ef0d4fSMacpaul Lin 
196*f8ef0d4fSMacpaul Lin /* card type */
197*f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_TYPE_SD			FTSDC010_CLOCK_REG_CARD_TYPE
198*f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_TYPE_MMC			0x0
199*f8ef0d4fSMacpaul Lin 
200*f8ef0d4fSMacpaul Lin /* 0x3c - bus width register */
201*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_SINGLE_BUS			(1 << 0)
202*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_WIDE_8_BUS			(1 << 1)
203*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_WIDE_4_BUS			(1 << 2)
204*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_WIDE_BUS_SUPPORT(x)	(((x) >> 3) & 0x3)
205*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_CARD_DETECT		(1 << 5)
206*f8ef0d4fSMacpaul Lin 
207*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_1_BUS_SUPPORT		0x0
208*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_4_BUS_SUPPORT		0x1
209*f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_8_BUS_SUPPORT		0x2
210*f8ef0d4fSMacpaul Lin 
211*f8ef0d4fSMacpaul Lin /* 0x44 or 0x9c - feature register */
212*f8ef0d4fSMacpaul Lin #define FTSDC010_FEATURE_FIFO_DEPTH(x)		(((x) >> 0) & 0xff)
213*f8ef0d4fSMacpaul Lin #define FTSDC010_FEATURE_CPRM_FUNCTION		(1 << 8)
214*f8ef0d4fSMacpaul Lin 
215*f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_4			0x04
216*f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_8			0x08
217*f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_16			0x10
218*f8ef0d4fSMacpaul Lin 
219*f8ef0d4fSMacpaul Lin /* 0x48 or 0xa0 - revision register */
220*f8ef0d4fSMacpaul Lin #define FTSDC010_REV_REVISION(x)		(((x) & 0xff) >> 0)
221*f8ef0d4fSMacpaul Lin #define FTSDC010_REV_MINOR(x)			(((x) & 0xff00) >> 8)
222*f8ef0d4fSMacpaul Lin #define FTSDC010_REV_MAJOR(x)			(((x) & 0xffff0000) >> 16)
223*f8ef0d4fSMacpaul Lin 
224*f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
225*f8ef0d4fSMacpaul Lin /* 0x44 - general purpose output */
226*f8ef0d4fSMacpaul Lin #define FTSDC010_GPO_PORT(x)			(((x) & 0xf) << 0)
227*f8ef0d4fSMacpaul Lin 
228*f8ef0d4fSMacpaul Lin /* 0x6c - sdio control register 1 */
229*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_SIZE(x)	(((x) & 0xfff) << 0)
230*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_MODE	(1 << 12)
231*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_READ_WAIT_EN	(1 << 13)
232*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_ENABLE		(1 << 14)
233*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_NO(x)	(((x) & 0x1ff) << 15)
234*f8ef0d4fSMacpaul Lin 
235*f8ef0d4fSMacpaul Lin /* 0x70 - sdio control register 2 */
236*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_SUSP_READ_WAIT	(1 << 0)
237*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_SUSP_CMD_ABORT	(1 << 1)
238*f8ef0d4fSMacpaul Lin 
239*f8ef0d4fSMacpaul Lin /* 0x74 - sdio status register */
240*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_SDIO_BLK_CNT(x)	(((x) >> 0) & 0x1ffff)
241*f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_FIFO_REMAIN_NO(x)	(((x) >> 17) & 0xef)
242*f8ef0d4fSMacpaul Lin 
243*f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
244*f8ef0d4fSMacpaul Lin 
245*f8ef0d4fSMacpaul Lin #endif /* __FTSDC010_H */
246