xref: /rk3399_rockchip-uboot/include/faraday/ftsdc010.h (revision f6c3b34697bf8bf05cb4e81c2fd3cadb9a98daea)
1f8ef0d4fSMacpaul Lin /*
2f8ef0d4fSMacpaul Lin  * Faraday FTSDC010 Secure Digital Memory Card Host Controller
3f8ef0d4fSMacpaul Lin  *
4f8ef0d4fSMacpaul Lin  * Copyright (C) 2011 Andes Technology Corporation
5f8ef0d4fSMacpaul Lin  * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
6f8ef0d4fSMacpaul Lin  *
7f8ef0d4fSMacpaul Lin  * This program is free software; you can redistribute it and/or modify
8f8ef0d4fSMacpaul Lin  * it under the terms of the GNU General Public License as published by
9f8ef0d4fSMacpaul Lin  * the Free Software Foundation; either version 2 of the License, or
10f8ef0d4fSMacpaul Lin  * (at your option) any later version.
11f8ef0d4fSMacpaul Lin  *
12f8ef0d4fSMacpaul Lin  * This program is distributed in the hope that it will be useful,
13f8ef0d4fSMacpaul Lin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14f8ef0d4fSMacpaul Lin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15f8ef0d4fSMacpaul Lin  * GNU General Public License for more details.
16f8ef0d4fSMacpaul Lin  *
17f8ef0d4fSMacpaul Lin  * You should have received a copy of the GNU General Public License
18f8ef0d4fSMacpaul Lin  * along with this program; if not, write to the Free Software
19f8ef0d4fSMacpaul Lin  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20f8ef0d4fSMacpaul Lin  */
21f8ef0d4fSMacpaul Lin 
22f8ef0d4fSMacpaul Lin #ifndef __FTSDC010_H
23f8ef0d4fSMacpaul Lin #define __FTSDC010_H
24f8ef0d4fSMacpaul Lin 
25f8ef0d4fSMacpaul Lin #ifndef __ASSEMBLY__
26*f6c3b346SKuo-Jung Su 
27f8ef0d4fSMacpaul Lin /* sd controller register */
28f8ef0d4fSMacpaul Lin struct ftsdc010_mmc {
29f8ef0d4fSMacpaul Lin 	unsigned int	cmd;		/* 0x00 - command reg		*/
30f8ef0d4fSMacpaul Lin 	unsigned int	argu;		/* 0x04 - argument reg		*/
31f8ef0d4fSMacpaul Lin 	unsigned int	rsp0;		/* 0x08 - response reg0		*/
32f8ef0d4fSMacpaul Lin 	unsigned int	rsp1;		/* 0x0c - response reg1		*/
33f8ef0d4fSMacpaul Lin 	unsigned int	rsp2;		/* 0x10 - response reg2		*/
34f8ef0d4fSMacpaul Lin 	unsigned int	rsp3;		/* 0x14 - response reg3		*/
35f8ef0d4fSMacpaul Lin 	unsigned int	rsp_cmd;	/* 0x18 - responded cmd reg	*/
36f8ef0d4fSMacpaul Lin 	unsigned int	dcr;		/* 0x1c - data control reg	*/
37f8ef0d4fSMacpaul Lin 	unsigned int	dtr;		/* 0x20 - data timer reg	*/
38f8ef0d4fSMacpaul Lin 	unsigned int	dlr;		/* 0x24 - data length reg	*/
39f8ef0d4fSMacpaul Lin 	unsigned int	status;		/* 0x28 - status reg		*/
40f8ef0d4fSMacpaul Lin 	unsigned int	clr;		/* 0x2c - clear reg		*/
41f8ef0d4fSMacpaul Lin 	unsigned int	int_mask;	/* 0x30 - intrrupt mask reg	*/
42f8ef0d4fSMacpaul Lin 	unsigned int	pcr;		/* 0x34 - power control reg	*/
43f8ef0d4fSMacpaul Lin 	unsigned int	ccr;		/* 0x38 - clock contorl reg	*/
44f8ef0d4fSMacpaul Lin 	unsigned int	bwr;		/* 0x3c - bus width reg		*/
45f8ef0d4fSMacpaul Lin 	unsigned int	dwr;		/* 0x40 - data window reg	*/
46f8ef0d4fSMacpaul Lin #ifndef CONFIG_FTSDC010_SDIO
47f8ef0d4fSMacpaul Lin 	unsigned int	feature;	/* 0x44 - feature reg		*/
48f8ef0d4fSMacpaul Lin 	unsigned int	rev;		/* 0x48 - revision reg		*/
49f8ef0d4fSMacpaul Lin #else
50f8ef0d4fSMacpaul Lin 	unsigned int	mmc_intr_time;	/* 0x44 - MMC int resp time reg	*/
51f8ef0d4fSMacpaul Lin 	unsigned int	gpo;		/* 0x48 - gerenal purpose output */
52f8ef0d4fSMacpaul Lin 	unsigned int	reserved[8];	/* 0x50 - 0x68 reserved		*/
53f8ef0d4fSMacpaul Lin 	unsigned int	sdio_ctrl1;	/* 0x6c - SDIO control reg 1	*/
54f8ef0d4fSMacpaul Lin 	unsigned int	sdio_ctrl2;	/* 0x70 - SDIO control reg 2	*/
55f8ef0d4fSMacpaul Lin 	unsigned int	sdio_status;	/* 0x74 - SDIO status regi	*/
56f8ef0d4fSMacpaul Lin 	unsigned int	reserved1[9];	/* 0x78 - 0x98	reserved	*/
57f8ef0d4fSMacpaul Lin 	unsigned int	feature;	/* 0x9c - feature reg		*/
58f8ef0d4fSMacpaul Lin 	unsigned int	rev;		/* 0xa0 - revision reg		*/
59f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
60f8ef0d4fSMacpaul Lin };
61f8ef0d4fSMacpaul Lin 
62f8ef0d4fSMacpaul Lin struct mmc_host {
63f8ef0d4fSMacpaul Lin 	struct ftsdc010_mmc *reg;
64f8ef0d4fSMacpaul Lin 	unsigned int version;		/* SDHCI spec. version */
65f8ef0d4fSMacpaul Lin 	unsigned int clock;		/* Current clock (MHz) */
66f8ef0d4fSMacpaul Lin 	unsigned int fifo_len;		/* bytes */
67f8ef0d4fSMacpaul Lin 	unsigned int last_opcode;	/* Last OP Code */
68f8ef0d4fSMacpaul Lin 	unsigned int card_type;		/* Card type */
69f8ef0d4fSMacpaul Lin };
70f8ef0d4fSMacpaul Lin 
71f8ef0d4fSMacpaul Lin /* functions */
72f8ef0d4fSMacpaul Lin int ftsdc010_mmc_init(int dev_index);
73f8ef0d4fSMacpaul Lin 
74f8ef0d4fSMacpaul Lin #endif	/* __ASSEMBLY__ */
75f8ef0d4fSMacpaul Lin 
76f8ef0d4fSMacpaul Lin /* global defines */
77f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_RETRY			0x100000
78f8ef0d4fSMacpaul Lin #define FTSDC010_PIO_RETRY			100	/* pio retry times */
79f8ef0d4fSMacpaul Lin #define FTSDC010_DELAY_UNIT			100	/* 100 us */
80f8ef0d4fSMacpaul Lin 
81f8ef0d4fSMacpaul Lin /* define from Linux kernel - include/linux/mmc/card.h */
82f8ef0d4fSMacpaul Lin #define MMC_TYPE_SDIO				2	/* SDIO card */
83f8ef0d4fSMacpaul Lin 
84f8ef0d4fSMacpaul Lin /* define for mmc layer */
85f8ef0d4fSMacpaul Lin #define MMC_DATA_BOTH_DIR			(MMC_DATA_WRITE | MMC_DATA_READ)
86f8ef0d4fSMacpaul Lin 
87f8ef0d4fSMacpaul Lin /* this part is strange */
88f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_REG			0x0000006C
89f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_REG			0x0000006C
90f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_REG		0x00000070
91f8ef0d4fSMacpaul Lin 
92f8ef0d4fSMacpaul Lin /* 0x00 - command register */
93f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_IDX(x)			(((x) & 0x3f) << 0)
94f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_NEED_RSP			(1 << 6)
95f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_LONG_RSP			(1 << 7)
96f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_APP_CMD			(1 << 8)
97f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_CMD_EN			(1 << 9)
98f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_SDC_RST			(1 << 10)
99f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_MMC_INT_STOP		(1 << 11)
100f8ef0d4fSMacpaul Lin 
101f8ef0d4fSMacpaul Lin /* 0x18 - responded command register */
102f8ef0d4fSMacpaul Lin #define FTSDC010_RSP_CMD_IDX(x)			(((x) >> 0) & 0x3f)
103f8ef0d4fSMacpaul Lin #define FTSDC010_RSP_CMD_APP			(1 << 6)
104f8ef0d4fSMacpaul Lin 
105f8ef0d4fSMacpaul Lin /* 0x1c - data control register */
106f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_BLK_SIZE(x)		(((x) & 0xf) << 0)
107f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DATA_WRITE			(1 << 4)
108f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_EN			(1 << 5)
109f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DATA_EN			(1 << 6)
110f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
111f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_FIFOTH			(1 << 7)
112f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE(x)		(((x) & 0x3) << 8)
113f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_FIFO_RST			(1 << 10)
114f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
115f8ef0d4fSMacpaul Lin 
116f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_1			0x0	/* Single r/w	*/
117f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_4			0x1	/* Burst 4 r/w	*/
118f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_8			0x2	/* Burst 8 r/w	*/
119f8ef0d4fSMacpaul Lin 
120f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_BLK_BYTES(x)		(ffs(x) - 1)	/* 1B - 2048B */
121f8ef0d4fSMacpaul Lin 
122f8ef0d4fSMacpaul Lin /* CPRM related define */
123f8ef0d4fSMacpaul Lin #define FTSDC010_CPRM_DATA_CHANGE_ENDIAN_EN	0x000008
124f8ef0d4fSMacpaul Lin #define FTSDC010_CPRM_DATA_SWAP_HL_EN		0x000010
125f8ef0d4fSMacpaul Lin 
126f8ef0d4fSMacpaul Lin /* 0x28 - status register */
127f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_CRC_FAIL		(1 << 0)
128f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_CRC_FAIL		(1 << 1)
129f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_TIMEOUT		(1 << 2)
130f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_TIMEOUT		(1 << 3)
131f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_CRC_OK		(1 << 4)
132f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_CRC_OK		(1 << 5)
133f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CMD_SEND		(1 << 6)
134f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_END		(1 << 7)
135f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_URUN		(1 << 8)
136f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9)
137f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CARD_CHANGE		(1 << 10)
138f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CARD_DETECT		(1 << 11)
139f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_WRITE_PROT		(1 << 12)
140f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
141f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CP_READY		(1 << 13) /* reserved ? */
142f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CP_BUF_READY		(1 << 14) /* reserved ? */
143f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_PLAIN_TEXT_READY	(1 << 15) /* reserved ? */
144f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_SDIO_IRPT		(1 << 16) /* SDIO card intr */
145f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
146f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
147*f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_RSP_ERROR	\
148*f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_RSP_CRC_FAIL | FTSDC010_STATUS_RSP_TIMEOUT)
149*f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_RSP_MASK	\
150*f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_RSP_ERROR | FTSDC010_STATUS_RSP_CRC_OK)
151*f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_DATA_ERROR	\
152*f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_DATA_CRC_FAIL | FTSDC010_STATUS_DATA_TIMEOUT)
153*f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_DATA_MASK	\
154*f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_DATA_ERROR | FTSDC010_STATUS_DATA_CRC_OK \
155*f6c3b346SKuo-Jung Su 	| FTSDC010_STATUS_DATA_END)
156f8ef0d4fSMacpaul Lin 
157f8ef0d4fSMacpaul Lin /* 0x2c - clear register */
158f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_CRC_FAIL		(1 << 0)
159f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_CRC_FAIL		(1 << 1)
160f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_TIMEOUT		(1 << 2)
161f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_TIMEOUT		(1 << 3)
162f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_CRC_OK			(1 << 4)
163f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_CRC_OK		(1 << 5)
164f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_CMD_SEND			(1 << 6)
165f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_END			(1 << 7)
166f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_URUN		(1 << 8) /* reserved ? */
167f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9) /* reserved ? */
168f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_CARD_CHANGE		(1 << 10)
169f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
170f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_SDIO_IRPT			(1 << 16)
171f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
172f8ef0d4fSMacpaul Lin 
173f8ef0d4fSMacpaul Lin /* 0x30 - interrupt mask register */
174f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_CRC_FAIL		(1 << 0)
175f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_CRC_FAIL		(1 << 1)
176f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_TIMEOUT		(1 << 2)
177f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_TIMEOUT		(1 << 3)
178f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_CRC_OK		(1 << 4)
179f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_CRC_OK		(1 << 5)
180f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CMD_SEND		(1 << 6)
181f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_END		(1 << 7)
182f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_FIFO_URUN		(1 << 8)
183f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_FIFO_ORUN		(1 << 9)
184f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CARD_CHANGE		(1 << 10)
185f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
186f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CP_READY		(1 << 13)
187f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CP_BUF_READY		(1 << 14)
188f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_PLAIN_TEXT_READY	(1 << 15)
189f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_SDIO_IRPT		(1 << 16)
190f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
191f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
192f8ef0d4fSMacpaul Lin 
193f8ef0d4fSMacpaul Lin /* ? */
194f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_INSERT			0x0
195f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_REMOVE			FTSDC010_STATUS_REG_CARD_DETECT
196f8ef0d4fSMacpaul Lin 
197f8ef0d4fSMacpaul Lin /* 0x34 - power control register */
198f8ef0d4fSMacpaul Lin #define FTSDC010_PCR_POWER(x)			(((x) & 0xf) << 0)
199f8ef0d4fSMacpaul Lin #define FTSDC010_PCR_POWER_ON			(1 << 4)
200f8ef0d4fSMacpaul Lin 
201f8ef0d4fSMacpaul Lin /* 0x38 - clock control register */
202f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_DIV(x)			(((x) & 0x7f) << 0)
203f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_SD			(1 << 7) /* 0: MMC, 1: SD */
204f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_DIS			(1 << 8)
205*f6c3b346SKuo-Jung Su #define FTSDC010_CCR_CLK_HISPD			(1 << 9) /* high speed */
206f8ef0d4fSMacpaul Lin 
207f8ef0d4fSMacpaul Lin /* card type */
208f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_TYPE_SD			FTSDC010_CLOCK_REG_CARD_TYPE
209f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_TYPE_MMC			0x0
210f8ef0d4fSMacpaul Lin 
211f8ef0d4fSMacpaul Lin /* 0x3c - bus width register */
212*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_1BIT      (1 << 0) /* 1 bit mode enabled */
213*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_8BIT      (1 << 1) /* 8 bit mode enabled */
214*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_4BIT      (1 << 2) /* 4 bit mode enabled */
215*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_MASK      (7 << 0)
216*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_SHIFT     (0)
217*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_1BIT      (0 << 3) /* 1 bits mode supported */
218*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_4BIT      (1 << 3) /* 1,4 bits mode supported */
219*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_8BIT      (2 << 3) /* 1,4,8 bits mode supported */
220*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_MASK      (3 << 3)
221*f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_SHIFT     (3)
222f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_CARD_DETECT    (1 << 5)
223f8ef0d4fSMacpaul Lin 
224f8ef0d4fSMacpaul Lin /* 0x44 or 0x9c - feature register */
225f8ef0d4fSMacpaul Lin #define FTSDC010_FEATURE_FIFO_DEPTH(x)		(((x) >> 0) & 0xff)
226f8ef0d4fSMacpaul Lin #define FTSDC010_FEATURE_CPRM_FUNCTION		(1 << 8)
227f8ef0d4fSMacpaul Lin 
228f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_4			0x04
229f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_8			0x08
230f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_16			0x10
231f8ef0d4fSMacpaul Lin 
232f8ef0d4fSMacpaul Lin /* 0x48 or 0xa0 - revision register */
233f8ef0d4fSMacpaul Lin #define FTSDC010_REV_REVISION(x)		(((x) & 0xff) >> 0)
234f8ef0d4fSMacpaul Lin #define FTSDC010_REV_MINOR(x)			(((x) & 0xff00) >> 8)
235f8ef0d4fSMacpaul Lin #define FTSDC010_REV_MAJOR(x)			(((x) & 0xffff0000) >> 16)
236f8ef0d4fSMacpaul Lin 
237f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
238f8ef0d4fSMacpaul Lin /* 0x44 - general purpose output */
239f8ef0d4fSMacpaul Lin #define FTSDC010_GPO_PORT(x)			(((x) & 0xf) << 0)
240f8ef0d4fSMacpaul Lin 
241f8ef0d4fSMacpaul Lin /* 0x6c - sdio control register 1 */
242f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_SIZE(x)	(((x) & 0xfff) << 0)
243f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_MODE	(1 << 12)
244f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_READ_WAIT_EN	(1 << 13)
245f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_ENABLE		(1 << 14)
246f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_NO(x)	(((x) & 0x1ff) << 15)
247f8ef0d4fSMacpaul Lin 
248f8ef0d4fSMacpaul Lin /* 0x70 - sdio control register 2 */
249f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_SUSP_READ_WAIT	(1 << 0)
250f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_SUSP_CMD_ABORT	(1 << 1)
251f8ef0d4fSMacpaul Lin 
252f8ef0d4fSMacpaul Lin /* 0x74 - sdio status register */
253f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_SDIO_BLK_CNT(x)	(((x) >> 0) & 0x1ffff)
254f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_FIFO_REMAIN_NO(x)	(((x) >> 17) & 0xef)
255f8ef0d4fSMacpaul Lin 
256f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
257f8ef0d4fSMacpaul Lin 
258f8ef0d4fSMacpaul Lin #endif /* __FTSDC010_H */
259