xref: /rk3399_rockchip-uboot/include/faraday/ftsdc010.h (revision 326ea986ac150acdc7656d57fca647db80b50158)
1f8ef0d4fSMacpaul Lin /*
2f8ef0d4fSMacpaul Lin  * Faraday FTSDC010 Secure Digital Memory Card Host Controller
3f8ef0d4fSMacpaul Lin  *
4f8ef0d4fSMacpaul Lin  * Copyright (C) 2011 Andes Technology Corporation
5f8ef0d4fSMacpaul Lin  * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
6f8ef0d4fSMacpaul Lin  *
7*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8f8ef0d4fSMacpaul Lin  */
9f8ef0d4fSMacpaul Lin 
10f8ef0d4fSMacpaul Lin #ifndef __FTSDC010_H
11f8ef0d4fSMacpaul Lin #define __FTSDC010_H
12f8ef0d4fSMacpaul Lin 
13f8ef0d4fSMacpaul Lin #ifndef __ASSEMBLY__
14f6c3b346SKuo-Jung Su 
15f8ef0d4fSMacpaul Lin /* sd controller register */
16f8ef0d4fSMacpaul Lin struct ftsdc010_mmc {
17f8ef0d4fSMacpaul Lin 	unsigned int	cmd;		/* 0x00 - command reg		*/
18f8ef0d4fSMacpaul Lin 	unsigned int	argu;		/* 0x04 - argument reg		*/
19f8ef0d4fSMacpaul Lin 	unsigned int	rsp0;		/* 0x08 - response reg0		*/
20f8ef0d4fSMacpaul Lin 	unsigned int	rsp1;		/* 0x0c - response reg1		*/
21f8ef0d4fSMacpaul Lin 	unsigned int	rsp2;		/* 0x10 - response reg2		*/
22f8ef0d4fSMacpaul Lin 	unsigned int	rsp3;		/* 0x14 - response reg3		*/
23f8ef0d4fSMacpaul Lin 	unsigned int	rsp_cmd;	/* 0x18 - responded cmd reg	*/
24f8ef0d4fSMacpaul Lin 	unsigned int	dcr;		/* 0x1c - data control reg	*/
25f8ef0d4fSMacpaul Lin 	unsigned int	dtr;		/* 0x20 - data timer reg	*/
26f8ef0d4fSMacpaul Lin 	unsigned int	dlr;		/* 0x24 - data length reg	*/
27f8ef0d4fSMacpaul Lin 	unsigned int	status;		/* 0x28 - status reg		*/
28f8ef0d4fSMacpaul Lin 	unsigned int	clr;		/* 0x2c - clear reg		*/
29f8ef0d4fSMacpaul Lin 	unsigned int	int_mask;	/* 0x30 - intrrupt mask reg	*/
30f8ef0d4fSMacpaul Lin 	unsigned int	pcr;		/* 0x34 - power control reg	*/
31f8ef0d4fSMacpaul Lin 	unsigned int	ccr;		/* 0x38 - clock contorl reg	*/
32f8ef0d4fSMacpaul Lin 	unsigned int	bwr;		/* 0x3c - bus width reg		*/
33f8ef0d4fSMacpaul Lin 	unsigned int	dwr;		/* 0x40 - data window reg	*/
34f8ef0d4fSMacpaul Lin #ifndef CONFIG_FTSDC010_SDIO
35f8ef0d4fSMacpaul Lin 	unsigned int	feature;	/* 0x44 - feature reg		*/
36f8ef0d4fSMacpaul Lin 	unsigned int	rev;		/* 0x48 - revision reg		*/
37f8ef0d4fSMacpaul Lin #else
38f8ef0d4fSMacpaul Lin 	unsigned int	mmc_intr_time;	/* 0x44 - MMC int resp time reg	*/
39f8ef0d4fSMacpaul Lin 	unsigned int	gpo;		/* 0x48 - gerenal purpose output */
40f8ef0d4fSMacpaul Lin 	unsigned int	reserved[8];	/* 0x50 - 0x68 reserved		*/
41f8ef0d4fSMacpaul Lin 	unsigned int	sdio_ctrl1;	/* 0x6c - SDIO control reg 1	*/
42f8ef0d4fSMacpaul Lin 	unsigned int	sdio_ctrl2;	/* 0x70 - SDIO control reg 2	*/
43f8ef0d4fSMacpaul Lin 	unsigned int	sdio_status;	/* 0x74 - SDIO status regi	*/
44f8ef0d4fSMacpaul Lin 	unsigned int	reserved1[9];	/* 0x78 - 0x98	reserved	*/
45f8ef0d4fSMacpaul Lin 	unsigned int	feature;	/* 0x9c - feature reg		*/
46f8ef0d4fSMacpaul Lin 	unsigned int	rev;		/* 0xa0 - revision reg		*/
47f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
48f8ef0d4fSMacpaul Lin };
49f8ef0d4fSMacpaul Lin 
50f8ef0d4fSMacpaul Lin struct mmc_host {
51f8ef0d4fSMacpaul Lin 	struct ftsdc010_mmc *reg;
52f8ef0d4fSMacpaul Lin 	unsigned int version;		/* SDHCI spec. version */
53f8ef0d4fSMacpaul Lin 	unsigned int clock;		/* Current clock (MHz) */
54f8ef0d4fSMacpaul Lin 	unsigned int fifo_len;		/* bytes */
55f8ef0d4fSMacpaul Lin 	unsigned int last_opcode;	/* Last OP Code */
56f8ef0d4fSMacpaul Lin 	unsigned int card_type;		/* Card type */
57f8ef0d4fSMacpaul Lin };
58f8ef0d4fSMacpaul Lin 
59f8ef0d4fSMacpaul Lin /* functions */
60f8ef0d4fSMacpaul Lin int ftsdc010_mmc_init(int dev_index);
61f8ef0d4fSMacpaul Lin 
62f8ef0d4fSMacpaul Lin #endif	/* __ASSEMBLY__ */
63f8ef0d4fSMacpaul Lin 
64f8ef0d4fSMacpaul Lin /* global defines */
65f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_RETRY			0x100000
66f8ef0d4fSMacpaul Lin #define FTSDC010_PIO_RETRY			100	/* pio retry times */
67f8ef0d4fSMacpaul Lin #define FTSDC010_DELAY_UNIT			100	/* 100 us */
68f8ef0d4fSMacpaul Lin 
69f8ef0d4fSMacpaul Lin /* define from Linux kernel - include/linux/mmc/card.h */
70f8ef0d4fSMacpaul Lin #define MMC_TYPE_SDIO				2	/* SDIO card */
71f8ef0d4fSMacpaul Lin 
72f8ef0d4fSMacpaul Lin /* define for mmc layer */
73f8ef0d4fSMacpaul Lin #define MMC_DATA_BOTH_DIR			(MMC_DATA_WRITE | MMC_DATA_READ)
74f8ef0d4fSMacpaul Lin 
75f8ef0d4fSMacpaul Lin /* this part is strange */
76f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_REG			0x0000006C
77f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_REG			0x0000006C
78f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_REG		0x00000070
79f8ef0d4fSMacpaul Lin 
80f8ef0d4fSMacpaul Lin /* 0x00 - command register */
81f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_IDX(x)			(((x) & 0x3f) << 0)
82f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_NEED_RSP			(1 << 6)
83f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_LONG_RSP			(1 << 7)
84f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_APP_CMD			(1 << 8)
85f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_CMD_EN			(1 << 9)
86f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_SDC_RST			(1 << 10)
87f8ef0d4fSMacpaul Lin #define FTSDC010_CMD_MMC_INT_STOP		(1 << 11)
88f8ef0d4fSMacpaul Lin 
89f8ef0d4fSMacpaul Lin /* 0x18 - responded command register */
90f8ef0d4fSMacpaul Lin #define FTSDC010_RSP_CMD_IDX(x)			(((x) >> 0) & 0x3f)
91f8ef0d4fSMacpaul Lin #define FTSDC010_RSP_CMD_APP			(1 << 6)
92f8ef0d4fSMacpaul Lin 
93f8ef0d4fSMacpaul Lin /* 0x1c - data control register */
94f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_BLK_SIZE(x)		(((x) & 0xf) << 0)
95f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DATA_WRITE			(1 << 4)
96f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_EN			(1 << 5)
97f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DATA_EN			(1 << 6)
98f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
99f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_FIFOTH			(1 << 7)
100f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE(x)		(((x) & 0x3) << 8)
101f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_FIFO_RST			(1 << 10)
102f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
103f8ef0d4fSMacpaul Lin 
104f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_1			0x0	/* Single r/w	*/
105f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_4			0x1	/* Burst 4 r/w	*/
106f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_DMA_TYPE_8			0x2	/* Burst 8 r/w	*/
107f8ef0d4fSMacpaul Lin 
108f8ef0d4fSMacpaul Lin #define FTSDC010_DCR_BLK_BYTES(x)		(ffs(x) - 1)	/* 1B - 2048B */
109f8ef0d4fSMacpaul Lin 
110f8ef0d4fSMacpaul Lin /* CPRM related define */
111f8ef0d4fSMacpaul Lin #define FTSDC010_CPRM_DATA_CHANGE_ENDIAN_EN	0x000008
112f8ef0d4fSMacpaul Lin #define FTSDC010_CPRM_DATA_SWAP_HL_EN		0x000010
113f8ef0d4fSMacpaul Lin 
114f8ef0d4fSMacpaul Lin /* 0x28 - status register */
115f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_CRC_FAIL		(1 << 0)
116f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_CRC_FAIL		(1 << 1)
117f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_TIMEOUT		(1 << 2)
118f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_TIMEOUT		(1 << 3)
119f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_RSP_CRC_OK		(1 << 4)
120f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_CRC_OK		(1 << 5)
121f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CMD_SEND		(1 << 6)
122f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA_END		(1 << 7)
123f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_URUN		(1 << 8)
124f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9)
125f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CARD_CHANGE		(1 << 10)
126f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CARD_DETECT		(1 << 11)
127f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_WRITE_PROT		(1 << 12)
128f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
129f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CP_READY		(1 << 13) /* reserved ? */
130f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_CP_BUF_READY		(1 << 14) /* reserved ? */
131f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_PLAIN_TEXT_READY	(1 << 15) /* reserved ? */
132f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_SDIO_IRPT		(1 << 16) /* SDIO card intr */
133f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
134f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
135f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_RSP_ERROR	\
136f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_RSP_CRC_FAIL | FTSDC010_STATUS_RSP_TIMEOUT)
137f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_RSP_MASK	\
138f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_RSP_ERROR | FTSDC010_STATUS_RSP_CRC_OK)
139f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_DATA_ERROR	\
140f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_DATA_CRC_FAIL | FTSDC010_STATUS_DATA_TIMEOUT)
141f6c3b346SKuo-Jung Su #define FTSDC010_STATUS_DATA_MASK	\
142f6c3b346SKuo-Jung Su 	(FTSDC010_STATUS_DATA_ERROR | FTSDC010_STATUS_DATA_CRC_OK \
143f6c3b346SKuo-Jung Su 	| FTSDC010_STATUS_DATA_END)
144f8ef0d4fSMacpaul Lin 
145f8ef0d4fSMacpaul Lin /* 0x2c - clear register */
146f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_CRC_FAIL		(1 << 0)
147f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_CRC_FAIL		(1 << 1)
148f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_TIMEOUT		(1 << 2)
149f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_TIMEOUT		(1 << 3)
150f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_RSP_CRC_OK			(1 << 4)
151f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_CRC_OK		(1 << 5)
152f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_CMD_SEND			(1 << 6)
153f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_DATA_END			(1 << 7)
154f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_URUN		(1 << 8) /* reserved ? */
155f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9) /* reserved ? */
156f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_CARD_CHANGE		(1 << 10)
157f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
158f8ef0d4fSMacpaul Lin #define FTSDC010_CLR_SDIO_IRPT			(1 << 16)
159f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
160f8ef0d4fSMacpaul Lin 
161f8ef0d4fSMacpaul Lin /* 0x30 - interrupt mask register */
162f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_CRC_FAIL		(1 << 0)
163f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_CRC_FAIL		(1 << 1)
164f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_TIMEOUT		(1 << 2)
165f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_TIMEOUT		(1 << 3)
166f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_RSP_CRC_OK		(1 << 4)
167f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_CRC_OK		(1 << 5)
168f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CMD_SEND		(1 << 6)
169f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_DATA_END		(1 << 7)
170f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_FIFO_URUN		(1 << 8)
171f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_FIFO_ORUN		(1 << 9)
172f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CARD_CHANGE		(1 << 10)
173f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
174f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CP_READY		(1 << 13)
175f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_CP_BUF_READY		(1 << 14)
176f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_PLAIN_TEXT_READY	(1 << 15)
177f8ef0d4fSMacpaul Lin #define FTSDC010_INT_MASK_SDIO_IRPT		(1 << 16)
178f8ef0d4fSMacpaul Lin #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
179f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
180f8ef0d4fSMacpaul Lin 
181f8ef0d4fSMacpaul Lin /* ? */
182f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_INSERT			0x0
183f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_REMOVE			FTSDC010_STATUS_REG_CARD_DETECT
184f8ef0d4fSMacpaul Lin 
185f8ef0d4fSMacpaul Lin /* 0x34 - power control register */
186f8ef0d4fSMacpaul Lin #define FTSDC010_PCR_POWER(x)			(((x) & 0xf) << 0)
187f8ef0d4fSMacpaul Lin #define FTSDC010_PCR_POWER_ON			(1 << 4)
188f8ef0d4fSMacpaul Lin 
189f8ef0d4fSMacpaul Lin /* 0x38 - clock control register */
190f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_DIV(x)			(((x) & 0x7f) << 0)
191f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_SD			(1 << 7) /* 0: MMC, 1: SD */
192f8ef0d4fSMacpaul Lin #define FTSDC010_CCR_CLK_DIS			(1 << 8)
193f6c3b346SKuo-Jung Su #define FTSDC010_CCR_CLK_HISPD			(1 << 9) /* high speed */
194f8ef0d4fSMacpaul Lin 
195f8ef0d4fSMacpaul Lin /* card type */
196f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_TYPE_SD			FTSDC010_CLOCK_REG_CARD_TYPE
197f8ef0d4fSMacpaul Lin #define FTSDC010_CARD_TYPE_MMC			0x0
198f8ef0d4fSMacpaul Lin 
199f8ef0d4fSMacpaul Lin /* 0x3c - bus width register */
200f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_1BIT      (1 << 0) /* 1 bit mode enabled */
201f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_8BIT      (1 << 1) /* 8 bit mode enabled */
202f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_4BIT      (1 << 2) /* 4 bit mode enabled */
203f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_MASK      (7 << 0)
204f6c3b346SKuo-Jung Su #define FTSDC010_BWR_MODE_SHIFT     (0)
205f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_1BIT      (0 << 3) /* 1 bits mode supported */
206f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_4BIT      (1 << 3) /* 1,4 bits mode supported */
207f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_8BIT      (2 << 3) /* 1,4,8 bits mode supported */
208f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_MASK      (3 << 3)
209f6c3b346SKuo-Jung Su #define FTSDC010_BWR_CAPS_SHIFT     (3)
210f8ef0d4fSMacpaul Lin #define FTSDC010_BWR_CARD_DETECT    (1 << 5)
211f8ef0d4fSMacpaul Lin 
212f8ef0d4fSMacpaul Lin /* 0x44 or 0x9c - feature register */
213f8ef0d4fSMacpaul Lin #define FTSDC010_FEATURE_FIFO_DEPTH(x)		(((x) >> 0) & 0xff)
214f8ef0d4fSMacpaul Lin #define FTSDC010_FEATURE_CPRM_FUNCTION		(1 << 8)
215f8ef0d4fSMacpaul Lin 
216f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_4			0x04
217f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_8			0x08
218f8ef0d4fSMacpaul Lin #define FTSDC010_FIFO_DEPTH_16			0x10
219f8ef0d4fSMacpaul Lin 
220f8ef0d4fSMacpaul Lin /* 0x48 or 0xa0 - revision register */
221f8ef0d4fSMacpaul Lin #define FTSDC010_REV_REVISION(x)		(((x) & 0xff) >> 0)
222f8ef0d4fSMacpaul Lin #define FTSDC010_REV_MINOR(x)			(((x) & 0xff00) >> 8)
223f8ef0d4fSMacpaul Lin #define FTSDC010_REV_MAJOR(x)			(((x) & 0xffff0000) >> 16)
224f8ef0d4fSMacpaul Lin 
225f8ef0d4fSMacpaul Lin #ifdef CONFIG_FTSDC010_SDIO
226f8ef0d4fSMacpaul Lin /* 0x44 - general purpose output */
227f8ef0d4fSMacpaul Lin #define FTSDC010_GPO_PORT(x)			(((x) & 0xf) << 0)
228f8ef0d4fSMacpaul Lin 
229f8ef0d4fSMacpaul Lin /* 0x6c - sdio control register 1 */
230f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_SIZE(x)	(((x) & 0xfff) << 0)
231f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_MODE	(1 << 12)
232f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_READ_WAIT_EN	(1 << 13)
233f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_ENABLE		(1 << 14)
234f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL1_SDIO_BLK_NO(x)	(((x) & 0x1ff) << 15)
235f8ef0d4fSMacpaul Lin 
236f8ef0d4fSMacpaul Lin /* 0x70 - sdio control register 2 */
237f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_SUSP_READ_WAIT	(1 << 0)
238f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_CTRL2_SUSP_CMD_ABORT	(1 << 1)
239f8ef0d4fSMacpaul Lin 
240f8ef0d4fSMacpaul Lin /* 0x74 - sdio status register */
241f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_SDIO_BLK_CNT(x)	(((x) >> 0) & 0x1ffff)
242f8ef0d4fSMacpaul Lin #define FTSDC010_SDIO_STATUS_FIFO_REMAIN_NO(x)	(((x) >> 17) & 0xef)
243f8ef0d4fSMacpaul Lin 
244f8ef0d4fSMacpaul Lin #endif /* CONFIG_FTSDC010_SDIO */
245f8ef0d4fSMacpaul Lin 
246f8ef0d4fSMacpaul Lin #endif /* __FTSDC010_H */
247