xref: /rk3399_rockchip-uboot/include/faraday/ftpmu010.h (revision caddb8e41e178d3a27aebf6a15bb5e201481d93b)
1d6150db2SPo-Yu Chuang /*
2d6150db2SPo-Yu Chuang  * (C) Copyright 2009 Faraday Technology
3d6150db2SPo-Yu Chuang  * Po-Yu Chuang <ratbert@faraday-tech.com>
4d6150db2SPo-Yu Chuang  *
5d6150db2SPo-Yu Chuang  * This program is free software; you can redistribute it and/or modify
6d6150db2SPo-Yu Chuang  * it under the terms of the GNU General Public License as published by
7d6150db2SPo-Yu Chuang  * the Free Software Foundation; either version 2 of the License, or
8d6150db2SPo-Yu Chuang  * (at your option) any later version.
9d6150db2SPo-Yu Chuang  *
10d6150db2SPo-Yu Chuang  * This program is distributed in the hope that it will be useful,
11d6150db2SPo-Yu Chuang  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12d6150db2SPo-Yu Chuang  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13d6150db2SPo-Yu Chuang  * GNU General Public License for more details.
14d6150db2SPo-Yu Chuang  *
15d6150db2SPo-Yu Chuang  * You should have received a copy of the GNU General Public License
16d6150db2SPo-Yu Chuang  * along with this program; if not, write to the Free Software
17d6150db2SPo-Yu Chuang  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18d6150db2SPo-Yu Chuang  */
19d6150db2SPo-Yu Chuang 
20d6150db2SPo-Yu Chuang /*
21d6150db2SPo-Yu Chuang  * Power Management Unit
22d6150db2SPo-Yu Chuang  */
23d6150db2SPo-Yu Chuang #ifndef __FTPMU010_H
24d6150db2SPo-Yu Chuang #define __FTPMU010_H
25d6150db2SPo-Yu Chuang 
26d6150db2SPo-Yu Chuang struct ftpmu010 {
27d6150db2SPo-Yu Chuang 	unsigned int	IDNMBR0;	/* 0x00 */
28d6150db2SPo-Yu Chuang 	unsigned int	reserved0;	/* 0x04 */
29d6150db2SPo-Yu Chuang 	unsigned int	OSCC;		/* 0x08 */
30d6150db2SPo-Yu Chuang 	unsigned int	PMODE;		/* 0x0C */
31d6150db2SPo-Yu Chuang 	unsigned int	PMCR;		/* 0x10 */
32d6150db2SPo-Yu Chuang 	unsigned int	PED;		/* 0x14 */
33d6150db2SPo-Yu Chuang 	unsigned int	PEDSR;		/* 0x18 */
34d6150db2SPo-Yu Chuang 	unsigned int	reserved1;	/* 0x1C */
35d6150db2SPo-Yu Chuang 	unsigned int	PMSR;		/* 0x20 */
36d6150db2SPo-Yu Chuang 	unsigned int	PGSR;		/* 0x24 */
37d6150db2SPo-Yu Chuang 	unsigned int	MFPSR;		/* 0x28 */
38d6150db2SPo-Yu Chuang 	unsigned int	MISC;		/* 0x2C */
39d6150db2SPo-Yu Chuang 	unsigned int	PDLLCR0;	/* 0x30 */
40d6150db2SPo-Yu Chuang 	unsigned int	PDLLCR1;	/* 0x34 */
41d6150db2SPo-Yu Chuang 	unsigned int	AHBMCLKOFF;	/* 0x38 */
42d6150db2SPo-Yu Chuang 	unsigned int	APBMCLKOFF;	/* 0x3C */
43d6150db2SPo-Yu Chuang 	unsigned int	DCSRCR0;	/* 0x40 */
44d6150db2SPo-Yu Chuang 	unsigned int	DCSRCR1;	/* 0x44 */
45d6150db2SPo-Yu Chuang 	unsigned int	DCSRCR2;	/* 0x48 */
46d6150db2SPo-Yu Chuang 	unsigned int	SDRAMHTC;	/* 0x4C */
47d6150db2SPo-Yu Chuang 	unsigned int	PSPR0;		/* 0x50 */
48d6150db2SPo-Yu Chuang 	unsigned int	PSPR1;		/* 0x54 */
49d6150db2SPo-Yu Chuang 	unsigned int	PSPR2;		/* 0x58 */
50d6150db2SPo-Yu Chuang 	unsigned int	PSPR3;		/* 0x5C */
51d6150db2SPo-Yu Chuang 	unsigned int	PSPR4;		/* 0x60 */
52d6150db2SPo-Yu Chuang 	unsigned int	PSPR5;		/* 0x64 */
53d6150db2SPo-Yu Chuang 	unsigned int	PSPR6;		/* 0x68 */
54d6150db2SPo-Yu Chuang 	unsigned int	PSPR7;		/* 0x6C */
55d6150db2SPo-Yu Chuang 	unsigned int	PSPR8;		/* 0x70 */
56d6150db2SPo-Yu Chuang 	unsigned int	PSPR9;		/* 0x74 */
57d6150db2SPo-Yu Chuang 	unsigned int	PSPR10;		/* 0x78 */
58d6150db2SPo-Yu Chuang 	unsigned int	PSPR11;		/* 0x7C */
59d6150db2SPo-Yu Chuang 	unsigned int	PSPR12;		/* 0x80 */
60d6150db2SPo-Yu Chuang 	unsigned int	PSPR13;		/* 0x84 */
61d6150db2SPo-Yu Chuang 	unsigned int	PSPR14;		/* 0x88 */
62d6150db2SPo-Yu Chuang 	unsigned int	PSPR15;		/* 0x8C */
63d6150db2SPo-Yu Chuang 	unsigned int	AHBDMA_RACCS;	/* 0x90 */
64d6150db2SPo-Yu Chuang 	unsigned int	reserved2;	/* 0x94 */
65d6150db2SPo-Yu Chuang 	unsigned int	reserved3;	/* 0x98 */
66d6150db2SPo-Yu Chuang 	unsigned int	JSS;		/* 0x9C */
67d6150db2SPo-Yu Chuang 	unsigned int	CFC_RACC;	/* 0xA0 */
68d6150db2SPo-Yu Chuang 	unsigned int	SSP1_RACC;	/* 0xA4 */
69d6150db2SPo-Yu Chuang 	unsigned int	UART1TX_RACC;	/* 0xA8 */
70d6150db2SPo-Yu Chuang 	unsigned int	UART1RX_RACC;	/* 0xAC */
71d6150db2SPo-Yu Chuang 	unsigned int	UART2TX_RACC;	/* 0xB0 */
72d6150db2SPo-Yu Chuang 	unsigned int	UART2RX_RACC;	/* 0xB4 */
73d6150db2SPo-Yu Chuang 	unsigned int	SDC_RACC;	/* 0xB8 */
74d6150db2SPo-Yu Chuang 	unsigned int	I2SAC97_RACC;	/* 0xBC */
75d6150db2SPo-Yu Chuang 	unsigned int	IRDATX_RACC;	/* 0xC0 */
76d6150db2SPo-Yu Chuang 	unsigned int	reserved4;	/* 0xC4 */
77d6150db2SPo-Yu Chuang 	unsigned int	USBD_RACC;	/* 0xC8 */
78d6150db2SPo-Yu Chuang 	unsigned int	IRDARX_RACC;	/* 0xCC */
79d6150db2SPo-Yu Chuang 	unsigned int	IRDA_RACC;	/* 0xD0 */
80d6150db2SPo-Yu Chuang 	unsigned int	ED0_RACC;	/* 0xD4 */
81d6150db2SPo-Yu Chuang 	unsigned int	ED1_RACC;	/* 0xD8 */
82d6150db2SPo-Yu Chuang };
83d6150db2SPo-Yu Chuang 
84d6150db2SPo-Yu Chuang /*
85d6150db2SPo-Yu Chuang  * ID Number 0 Register
86d6150db2SPo-Yu Chuang  */
87d6150db2SPo-Yu Chuang #define FTPMU010_ID_A320A	0x03200000
88d6150db2SPo-Yu Chuang #define FTPMU010_ID_A320C	0x03200010
89d6150db2SPo-Yu Chuang #define FTPMU010_ID_A320D	0x03200030
90d6150db2SPo-Yu Chuang 
91d6150db2SPo-Yu Chuang /*
92d6150db2SPo-Yu Chuang  * OSC Control Register
93d6150db2SPo-Yu Chuang  */
94d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCH_TRI		(1 << 11)
95d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCH_STABLE	(1 << 9)
96d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCH_OFF		(1 << 8)
97d6150db2SPo-Yu Chuang 
98d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_TRI		(1 << 3)
99d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_RTCLSEL	(1 << 2)
100d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_STABLE	(1 << 1)
101d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_OFF		(1 << 0)
102d6150db2SPo-Yu Chuang 
103d6150db2SPo-Yu Chuang /*
104d6150db2SPo-Yu Chuang  * Power Mode Register
105d6150db2SPo-Yu Chuang  */
106d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_MASK	(0x7 << 4)
107d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_2	(0x0 << 4)
108d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_3	(0x1 << 4)
109d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_4	(0x2 << 4)
110d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_6	(0x3 << 4)
111d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_8	(0x4 << 4)
112d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK(pmode)	(((pmode) >> 4) & 0x7)
113d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_FCS		(1 << 2)
114d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_TURBO		(1 << 1)
115d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_SLEEP		(1 << 0)
116d6150db2SPo-Yu Chuang 
117d6150db2SPo-Yu Chuang /*
118d6150db2SPo-Yu Chuang  * Power Manager Status Register
119d6150db2SPo-Yu Chuang  */
120d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_SMR	(1 << 10)
121d6150db2SPo-Yu Chuang 
122d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_RDH	(1 << 2)
123d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_PH	(1 << 1)
124d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_CKEHLOW	(1 << 0)
125d6150db2SPo-Yu Chuang 
126d6150db2SPo-Yu Chuang /*
127d6150db2SPo-Yu Chuang  * Multi-Function Port Setting Register
128d6150db2SPo-Yu Chuang  */
129*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_DEBUGSEL		(1 << 17)
130*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_DMA0PINSEL	(1 << 16)
131*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_DMA1PINSEL	(1 << 15)
132d6150db2SPo-Yu Chuang #define FTPMU010_MFPSR_MODEMPINSEL	(1 << 14)
133d6150db2SPo-Yu Chuang #define FTPMU010_MFPSR_AC97CLKOUTSEL	(1 << 13)
134*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_PWM1PINSEL	(1 << 11)
135*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_PWM0PINSEL	(1 << 10)
136*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_IRDACLKSEL	(1 << 9)
137*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_UARTCLKSEL	(1 << 8)
138*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_SSPCLKSEL	(1 << 6)
139*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_I2SCLKSEL	(1 << 5)
140*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_AC97CLKSEL	(1 << 4)
141d6150db2SPo-Yu Chuang #define FTPMU010_MFPSR_AC97PINSEL	(1 << 3)
142*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_TRIAHBDIS	(1 << 1)
143*caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_TRIAHBDBG	(1 << 0)
144d6150db2SPo-Yu Chuang 
145d6150db2SPo-Yu Chuang /*
146d6150db2SPo-Yu Chuang  * PLL/DLL Control Register 0
147*caddb8e4SMacpaul Lin  * Note:
148*caddb8e4SMacpaul Lin  *  1. FTPMU010_PDLLCR0_HCLKOUTDIS:
149*caddb8e4SMacpaul Lin  *	Datasheet indicated it starts at bit #21 which was wrong.
150*caddb8e4SMacpaul Lin  *  2. FTPMU010_PDLLCR0_DLLFRAG:
151*caddb8e4SMacpaul Lin  * 	Datasheet indicated it has 2 bit which was wrong.
152d6150db2SPo-Yu Chuang  */
153*caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_HCLKOUTDIS(cr0)	(((cr0) & 0xf) << 20)
154*caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_DLLFRAG(cr0)		(1 << 19)
155d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_DLLSTSEL		(1 << 18)
156d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_DLLSTABLE		(1 << 17)
157d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_DLLDIS			(1 << 16)
158*caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_PLL1FRANG(cr0)		(((cr0) & 0x3) << 12)
159*caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_PLL1NS(cr0)		(((cr0) & 0x1ff) << 3)
160d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_PLL1STSEL		(1 << 2)
161d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_PLL1STABLE		(1 << 1)
162d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_PLL1DIS		(1 << 0)
163d6150db2SPo-Yu Chuang 
164*caddb8e4SMacpaul Lin /*
165*caddb8e4SMacpaul Lin  * SDRAM Signal Hold Time Control Register
166*caddb8e4SMacpaul Lin  */
167*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_RCLK_DLY(x)		(((x) & 0xf) << 28)
168*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_CTL_WCLK_DLY(x)	(((x) & 0xf) << 24)
169*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_DAT_WCLK_DLY(x)	(((x) & 0xf) << 20)
170*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_EBICTRL_DCSR		(1 << 18)
171*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_EBIDATA_DCSR		(1 << 17)
172*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_SDRAMCS_DCSR		(1 << 16)
173*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_SDRAMCTL_DCSR		(1 << 15)
174*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_CKE_DCSR		(1 << 14)
175*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_DQM_DCSR		(1 << 13)
176*caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_SDCLK_DCSR		(1 << 12)
177*caddb8e4SMacpaul Lin 
178d6150db2SPo-Yu Chuang void ftpmu010_32768osc_enable(void);
179d6150db2SPo-Yu Chuang void ftpmu010_dlldis_disable(void);
180d6150db2SPo-Yu Chuang void ftpmu010_sdram_clk_disable(unsigned int cr0);
181d6150db2SPo-Yu Chuang 
182d6150db2SPo-Yu Chuang #endif	/* __FTPMU010_H */
183