1d6150db2SPo-Yu Chuang /* 2d6150db2SPo-Yu Chuang * (C) Copyright 2009 Faraday Technology 3d6150db2SPo-Yu Chuang * Po-Yu Chuang <ratbert@faraday-tech.com> 4d6150db2SPo-Yu Chuang * 5d6150db2SPo-Yu Chuang * This program is free software; you can redistribute it and/or modify 6d6150db2SPo-Yu Chuang * it under the terms of the GNU General Public License as published by 7d6150db2SPo-Yu Chuang * the Free Software Foundation; either version 2 of the License, or 8d6150db2SPo-Yu Chuang * (at your option) any later version. 9d6150db2SPo-Yu Chuang * 10d6150db2SPo-Yu Chuang * This program is distributed in the hope that it will be useful, 11d6150db2SPo-Yu Chuang * but WITHOUT ANY WARRANTY; without even the implied warranty of 12d6150db2SPo-Yu Chuang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13d6150db2SPo-Yu Chuang * GNU General Public License for more details. 14d6150db2SPo-Yu Chuang * 15d6150db2SPo-Yu Chuang * You should have received a copy of the GNU General Public License 16d6150db2SPo-Yu Chuang * along with this program; if not, write to the Free Software 17d6150db2SPo-Yu Chuang * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 18d6150db2SPo-Yu Chuang */ 19d6150db2SPo-Yu Chuang 20d6150db2SPo-Yu Chuang /* 21d6150db2SPo-Yu Chuang * Power Management Unit 22d6150db2SPo-Yu Chuang */ 23d6150db2SPo-Yu Chuang #ifndef __FTPMU010_H 24d6150db2SPo-Yu Chuang #define __FTPMU010_H 25d6150db2SPo-Yu Chuang 26d228710fSMacpaul Lin #ifndef __ASSEMBLY__ 27d6150db2SPo-Yu Chuang struct ftpmu010 { 28d6150db2SPo-Yu Chuang unsigned int IDNMBR0; /* 0x00 */ 29d6150db2SPo-Yu Chuang unsigned int reserved0; /* 0x04 */ 30d6150db2SPo-Yu Chuang unsigned int OSCC; /* 0x08 */ 31d6150db2SPo-Yu Chuang unsigned int PMODE; /* 0x0C */ 32d6150db2SPo-Yu Chuang unsigned int PMCR; /* 0x10 */ 33d6150db2SPo-Yu Chuang unsigned int PED; /* 0x14 */ 34d6150db2SPo-Yu Chuang unsigned int PEDSR; /* 0x18 */ 35d6150db2SPo-Yu Chuang unsigned int reserved1; /* 0x1C */ 36d6150db2SPo-Yu Chuang unsigned int PMSR; /* 0x20 */ 37d6150db2SPo-Yu Chuang unsigned int PGSR; /* 0x24 */ 38d6150db2SPo-Yu Chuang unsigned int MFPSR; /* 0x28 */ 39d6150db2SPo-Yu Chuang unsigned int MISC; /* 0x2C */ 40d6150db2SPo-Yu Chuang unsigned int PDLLCR0; /* 0x30 */ 41d6150db2SPo-Yu Chuang unsigned int PDLLCR1; /* 0x34 */ 42d6150db2SPo-Yu Chuang unsigned int AHBMCLKOFF; /* 0x38 */ 43d6150db2SPo-Yu Chuang unsigned int APBMCLKOFF; /* 0x3C */ 44d6150db2SPo-Yu Chuang unsigned int DCSRCR0; /* 0x40 */ 45d6150db2SPo-Yu Chuang unsigned int DCSRCR1; /* 0x44 */ 46d6150db2SPo-Yu Chuang unsigned int DCSRCR2; /* 0x48 */ 47d6150db2SPo-Yu Chuang unsigned int SDRAMHTC; /* 0x4C */ 48d6150db2SPo-Yu Chuang unsigned int PSPR0; /* 0x50 */ 49d6150db2SPo-Yu Chuang unsigned int PSPR1; /* 0x54 */ 50d6150db2SPo-Yu Chuang unsigned int PSPR2; /* 0x58 */ 51d6150db2SPo-Yu Chuang unsigned int PSPR3; /* 0x5C */ 52d6150db2SPo-Yu Chuang unsigned int PSPR4; /* 0x60 */ 53d6150db2SPo-Yu Chuang unsigned int PSPR5; /* 0x64 */ 54d6150db2SPo-Yu Chuang unsigned int PSPR6; /* 0x68 */ 55d6150db2SPo-Yu Chuang unsigned int PSPR7; /* 0x6C */ 56d6150db2SPo-Yu Chuang unsigned int PSPR8; /* 0x70 */ 57d6150db2SPo-Yu Chuang unsigned int PSPR9; /* 0x74 */ 58d6150db2SPo-Yu Chuang unsigned int PSPR10; /* 0x78 */ 59d6150db2SPo-Yu Chuang unsigned int PSPR11; /* 0x7C */ 60d6150db2SPo-Yu Chuang unsigned int PSPR12; /* 0x80 */ 61d6150db2SPo-Yu Chuang unsigned int PSPR13; /* 0x84 */ 62d6150db2SPo-Yu Chuang unsigned int PSPR14; /* 0x88 */ 63d6150db2SPo-Yu Chuang unsigned int PSPR15; /* 0x8C */ 64d6150db2SPo-Yu Chuang unsigned int AHBDMA_RACCS; /* 0x90 */ 65d6150db2SPo-Yu Chuang unsigned int reserved2; /* 0x94 */ 66d6150db2SPo-Yu Chuang unsigned int reserved3; /* 0x98 */ 67d6150db2SPo-Yu Chuang unsigned int JSS; /* 0x9C */ 68d6150db2SPo-Yu Chuang unsigned int CFC_RACC; /* 0xA0 */ 69d6150db2SPo-Yu Chuang unsigned int SSP1_RACC; /* 0xA4 */ 70d6150db2SPo-Yu Chuang unsigned int UART1TX_RACC; /* 0xA8 */ 71d6150db2SPo-Yu Chuang unsigned int UART1RX_RACC; /* 0xAC */ 72d6150db2SPo-Yu Chuang unsigned int UART2TX_RACC; /* 0xB0 */ 73d6150db2SPo-Yu Chuang unsigned int UART2RX_RACC; /* 0xB4 */ 74d6150db2SPo-Yu Chuang unsigned int SDC_RACC; /* 0xB8 */ 75d6150db2SPo-Yu Chuang unsigned int I2SAC97_RACC; /* 0xBC */ 76d6150db2SPo-Yu Chuang unsigned int IRDATX_RACC; /* 0xC0 */ 77d6150db2SPo-Yu Chuang unsigned int reserved4; /* 0xC4 */ 78d6150db2SPo-Yu Chuang unsigned int USBD_RACC; /* 0xC8 */ 79d6150db2SPo-Yu Chuang unsigned int IRDARX_RACC; /* 0xCC */ 80d6150db2SPo-Yu Chuang unsigned int IRDA_RACC; /* 0xD0 */ 81d6150db2SPo-Yu Chuang unsigned int ED0_RACC; /* 0xD4 */ 82d6150db2SPo-Yu Chuang unsigned int ED1_RACC; /* 0xD8 */ 83d6150db2SPo-Yu Chuang }; 84d228710fSMacpaul Lin #endif /* __ASSEMBLY__ */ 85d6150db2SPo-Yu Chuang 86d6150db2SPo-Yu Chuang /* 87d6150db2SPo-Yu Chuang * ID Number 0 Register 88d6150db2SPo-Yu Chuang */ 89d6150db2SPo-Yu Chuang #define FTPMU010_ID_A320A 0x03200000 90d6150db2SPo-Yu Chuang #define FTPMU010_ID_A320C 0x03200010 91d6150db2SPo-Yu Chuang #define FTPMU010_ID_A320D 0x03200030 92d6150db2SPo-Yu Chuang 93d6150db2SPo-Yu Chuang /* 94d6150db2SPo-Yu Chuang * OSC Control Register 95d6150db2SPo-Yu Chuang */ 96d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCH_TRI (1 << 11) 97d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCH_STABLE (1 << 9) 98d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCH_OFF (1 << 8) 99d6150db2SPo-Yu Chuang 100d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_TRI (1 << 3) 101d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_RTCLSEL (1 << 2) 102d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_STABLE (1 << 1) 103d6150db2SPo-Yu Chuang #define FTPMU010_OSCC_OSCL_OFF (1 << 0) 104d6150db2SPo-Yu Chuang 105d6150db2SPo-Yu Chuang /* 106d6150db2SPo-Yu Chuang * Power Mode Register 107d6150db2SPo-Yu Chuang */ 108d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_MASK (0x7 << 4) 109d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_2 (0x0 << 4) 110d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_3 (0x1 << 4) 111d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_4 (0x2 << 4) 112d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_6 (0x3 << 4) 113d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK_8 (0x4 << 4) 114d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_DIVAHBCLK(pmode) (((pmode) >> 4) & 0x7) 115d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_FCS (1 << 2) 116d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_TURBO (1 << 1) 117d6150db2SPo-Yu Chuang #define FTPMU010_PMODE_SLEEP (1 << 0) 118d6150db2SPo-Yu Chuang 119d6150db2SPo-Yu Chuang /* 120d6150db2SPo-Yu Chuang * Power Manager Status Register 121d6150db2SPo-Yu Chuang */ 122d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_SMR (1 << 10) 123d6150db2SPo-Yu Chuang 124d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_RDH (1 << 2) 125d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_PH (1 << 1) 126d6150db2SPo-Yu Chuang #define FTPMU010_PMSR_CKEHLOW (1 << 0) 127d6150db2SPo-Yu Chuang 128d6150db2SPo-Yu Chuang /* 129d6150db2SPo-Yu Chuang * Multi-Function Port Setting Register 130d6150db2SPo-Yu Chuang */ 131caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_DEBUGSEL (1 << 17) 132caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_DMA0PINSEL (1 << 16) 133caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_DMA1PINSEL (1 << 15) 134d6150db2SPo-Yu Chuang #define FTPMU010_MFPSR_MODEMPINSEL (1 << 14) 135d6150db2SPo-Yu Chuang #define FTPMU010_MFPSR_AC97CLKOUTSEL (1 << 13) 136caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_PWM1PINSEL (1 << 11) 137caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_PWM0PINSEL (1 << 10) 138caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_IRDACLKSEL (1 << 9) 139caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_UARTCLKSEL (1 << 8) 140caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_SSPCLKSEL (1 << 6) 141caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_I2SCLKSEL (1 << 5) 142caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_AC97CLKSEL (1 << 4) 143d6150db2SPo-Yu Chuang #define FTPMU010_MFPSR_AC97PINSEL (1 << 3) 144caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_TRIAHBDIS (1 << 1) 145caddb8e4SMacpaul Lin #define FTPMU010_MFPSR_TRIAHBDBG (1 << 0) 146d6150db2SPo-Yu Chuang 147d6150db2SPo-Yu Chuang /* 148d6150db2SPo-Yu Chuang * PLL/DLL Control Register 0 149caddb8e4SMacpaul Lin * Note: 150caddb8e4SMacpaul Lin * 1. FTPMU010_PDLLCR0_HCLKOUTDIS: 151caddb8e4SMacpaul Lin * Datasheet indicated it starts at bit #21 which was wrong. 152caddb8e4SMacpaul Lin * 2. FTPMU010_PDLLCR0_DLLFRAG: 153caddb8e4SMacpaul Lin * Datasheet indicated it has 2 bit which was wrong. 154d6150db2SPo-Yu Chuang */ 155caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_HCLKOUTDIS(cr0) (((cr0) & 0xf) << 20) 156caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_DLLFRAG(cr0) (1 << 19) 157d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_DLLSTSEL (1 << 18) 158d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_DLLSTABLE (1 << 17) 159d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_DLLDIS (1 << 16) 160caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_PLL1FRANG(cr0) (((cr0) & 0x3) << 12) 161caddb8e4SMacpaul Lin #define FTPMU010_PDLLCR0_PLL1NS(cr0) (((cr0) & 0x1ff) << 3) 162d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_PLL1STSEL (1 << 2) 163d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_PLL1STABLE (1 << 1) 164d6150db2SPo-Yu Chuang #define FTPMU010_PDLLCR0_PLL1DIS (1 << 0) 165d6150db2SPo-Yu Chuang 166caddb8e4SMacpaul Lin /* 167caddb8e4SMacpaul Lin * SDRAM Signal Hold Time Control Register 168caddb8e4SMacpaul Lin */ 169caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_RCLK_DLY(x) (((x) & 0xf) << 28) 170caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_CTL_WCLK_DLY(x) (((x) & 0xf) << 24) 171caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_DAT_WCLK_DLY(x) (((x) & 0xf) << 20) 172caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_EBICTRL_DCSR (1 << 18) 173caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_EBIDATA_DCSR (1 << 17) 174caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_SDRAMCS_DCSR (1 << 16) 175caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_SDRAMCTL_DCSR (1 << 15) 176caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_CKE_DCSR (1 << 14) 177caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_DQM_DCSR (1 << 13) 178caddb8e4SMacpaul Lin #define FTPMU010_SDRAMHTC_SDCLK_DCSR (1 << 12) 179caddb8e4SMacpaul Lin 180d228710fSMacpaul Lin #ifndef __ASSEMBLY__ 181d6150db2SPo-Yu Chuang void ftpmu010_32768osc_enable(void); 182d6150db2SPo-Yu Chuang void ftpmu010_dlldis_disable(void); 183*ac560326SMacpaul Lin void ftpmu010_mfpsr_diselect_dev(unsigned int dev); 184*ac560326SMacpaul Lin void ftpmu010_mfpsr_select_dev(unsigned int dev); 185d6150db2SPo-Yu Chuang void ftpmu010_sdram_clk_disable(unsigned int cr0); 186*ac560326SMacpaul Lin void ftpmu010_sdramhtc_set(unsigned int val); 187d228710fSMacpaul Lin #endif 188d228710fSMacpaul Lin 189d228710fSMacpaul Lin #ifdef __ASSEMBLY__ 190d228710fSMacpaul Lin #define FTPMU010_IDNMBR0 0x00 191d228710fSMacpaul Lin #define FTPMU010_reserved0 0x04 192d228710fSMacpaul Lin #define FTPMU010_OSCC 0x08 193d228710fSMacpaul Lin #define FTPMU010_PMODE 0x0C 194d228710fSMacpaul Lin #define FTPMU010_PMCR 0x10 195d228710fSMacpaul Lin #define FTPMU010_PED 0x14 196d228710fSMacpaul Lin #define FTPMU010_PEDSR 0x18 197d228710fSMacpaul Lin #define FTPMU010_reserved1 0x1C 198d228710fSMacpaul Lin #define FTPMU010_PMSR 0x20 199d228710fSMacpaul Lin #define FTPMU010_PGSR 0x24 200d228710fSMacpaul Lin #define FTPMU010_MFPSR 0x28 201d228710fSMacpaul Lin #define FTPMU010_MISC 0x2C 202d228710fSMacpaul Lin #define FTPMU010_PDLLCR0 0x30 203d228710fSMacpaul Lin #define FTPMU010_PDLLCR1 0x34 204d228710fSMacpaul Lin #define FTPMU010_AHBMCLKOFF 0x38 205d228710fSMacpaul Lin #define FTPMU010_APBMCLKOFF 0x3C 206d228710fSMacpaul Lin #define FTPMU010_DCSRCR0 0x40 207d228710fSMacpaul Lin #define FTPMU010_DCSRCR1 0x44 208d228710fSMacpaul Lin #define FTPMU010_DCSRCR2 0x48 209d228710fSMacpaul Lin #define FTPMU010_SDRAMHTC 0x4C 210d228710fSMacpaul Lin #define FTPMU010_PSPR0 0x50 211d228710fSMacpaul Lin #define FTPMU010_PSPR1 0x54 212d228710fSMacpaul Lin #define FTPMU010_PSPR2 0x58 213d228710fSMacpaul Lin #define FTPMU010_PSPR3 0x5C 214d228710fSMacpaul Lin #define FTPMU010_PSPR4 0x60 215d228710fSMacpaul Lin #define FTPMU010_PSPR5 0x64 216d228710fSMacpaul Lin #define FTPMU010_PSPR6 0x68 217d228710fSMacpaul Lin #define FTPMU010_PSPR7 0x6C 218d228710fSMacpaul Lin #define FTPMU010_PSPR8 0x70 219d228710fSMacpaul Lin #define FTPMU010_PSPR9 0x74 220d228710fSMacpaul Lin #define FTPMU010_PSPR10 0x78 221d228710fSMacpaul Lin #define FTPMU010_PSPR11 0x7C 222d228710fSMacpaul Lin #define FTPMU010_PSPR12 0x80 223d228710fSMacpaul Lin #define FTPMU010_PSPR13 0x84 224d228710fSMacpaul Lin #define FTPMU010_PSPR14 0x88 225d228710fSMacpaul Lin #define FTPMU010_PSPR15 0x8C 226d228710fSMacpaul Lin #define FTPMU010_AHBDMA_RACCS 0x90 227d228710fSMacpaul Lin #define FTPMU010_reserved2 0x94 228d228710fSMacpaul Lin #define FTPMU010_reserved3 0x98 229d228710fSMacpaul Lin #define FTPMU010_JSS 0x9C 230d228710fSMacpaul Lin #define FTPMU010_CFC_RACC 0xA0 231d228710fSMacpaul Lin #define FTPMU010_SSP1_RACC 0xA4 232d228710fSMacpaul Lin #define FTPMU010_UART1TX_RACC 0xA8 233d228710fSMacpaul Lin #define FTPMU010_UART1RX_RACC 0xAC 234d228710fSMacpaul Lin #define FTPMU010_UART2TX_RACC 0xB0 235d228710fSMacpaul Lin #define FTPMU010_UART2RX_RACC 0xB4 236d228710fSMacpaul Lin #define FTPMU010_SDC_RACC 0xB8 237d228710fSMacpaul Lin #define FTPMU010_I2SAC97_RACC 0xBC 238d228710fSMacpaul Lin #define FTPMU010_IRDATX_RACC 0xC0 239d228710fSMacpaul Lin #define FTPMU010_reserved4 0xC4 240d228710fSMacpaul Lin #define FTPMU010_USBD_RACC 0xC8 241d228710fSMacpaul Lin #define FTPMU010_IRDARX_RACC 0xCC 242d228710fSMacpaul Lin #define FTPMU010_IRDA_RACC 0xD0 243d228710fSMacpaul Lin #define FTPMU010_ED0_RACC 0xD4 244d228710fSMacpaul Lin #define FTPMU010_ED1_RACC 0xD8 245d228710fSMacpaul Lin #endif /* __ASSEMBLY__ */ 246d6150db2SPo-Yu Chuang 247d6150db2SPo-Yu Chuang #endif /* __FTPMU010_H */ 248