xref: /rk3399_rockchip-uboot/include/dt-bindings/clock/rk3399-cru.h (revision 6bfdfc4f06129283b7d3c9caa66fc89e97fc5189)
1777c834fSKever Yang /*
2777c834fSKever Yang  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3777c834fSKever Yang  *
4777c834fSKever Yang  * SPDX-License-Identifier:	GPL-2.0+
5777c834fSKever Yang  */
6777c834fSKever Yang 
7777c834fSKever Yang #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
8777c834fSKever Yang #define _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
9777c834fSKever Yang 
10*6bfdfc4fSElaine Zhang #define RK3399_TWO_PLL_FOR_VOP
11*6bfdfc4fSElaine Zhang 
12777c834fSKever Yang /* core clocks */
13777c834fSKever Yang #define PLL_APLLL			1
14777c834fSKever Yang #define PLL_APLLB			2
15777c834fSKever Yang #define PLL_DPLL			3
16777c834fSKever Yang #define PLL_CPLL			4
17777c834fSKever Yang #define PLL_GPLL			5
18777c834fSKever Yang #define PLL_NPLL			6
19777c834fSKever Yang #define PLL_VPLL			7
20777c834fSKever Yang #define ARMCLKL				8
21777c834fSKever Yang #define ARMCLKB				9
22777c834fSKever Yang 
23777c834fSKever Yang /* sclk gates (special clocks) */
24777c834fSKever Yang #define SCLK_I2C1			65
25777c834fSKever Yang #define SCLK_I2C2			66
26777c834fSKever Yang #define SCLK_I2C3			67
27777c834fSKever Yang #define SCLK_I2C5			68
28777c834fSKever Yang #define SCLK_I2C6			69
29777c834fSKever Yang #define SCLK_I2C7			70
30777c834fSKever Yang #define SCLK_SPI0			71
31777c834fSKever Yang #define SCLK_SPI1			72
32777c834fSKever Yang #define SCLK_SPI2			73
33777c834fSKever Yang #define SCLK_SPI4			74
34777c834fSKever Yang #define SCLK_SPI5			75
35777c834fSKever Yang #define SCLK_SDMMC			76
36777c834fSKever Yang #define SCLK_SDIO			77
37777c834fSKever Yang #define SCLK_EMMC			78
38777c834fSKever Yang #define SCLK_TSADC			79
39777c834fSKever Yang #define SCLK_SARADC			80
40777c834fSKever Yang #define SCLK_UART0			81
41777c834fSKever Yang #define SCLK_UART1			82
42777c834fSKever Yang #define SCLK_UART2			83
43777c834fSKever Yang #define SCLK_UART3			84
44777c834fSKever Yang #define SCLK_SPDIF_8CH			85
45777c834fSKever Yang #define SCLK_I2S0_8CH			86
46777c834fSKever Yang #define SCLK_I2S1_8CH			87
47777c834fSKever Yang #define SCLK_I2S2_8CH			88
48777c834fSKever Yang #define SCLK_I2S_8CH_OUT		89
49777c834fSKever Yang #define SCLK_TIMER00			90
50777c834fSKever Yang #define SCLK_TIMER01			91
51777c834fSKever Yang #define SCLK_TIMER02			92
52777c834fSKever Yang #define SCLK_TIMER03			93
53777c834fSKever Yang #define SCLK_TIMER04			94
54777c834fSKever Yang #define SCLK_TIMER05			95
55777c834fSKever Yang #define SCLK_TIMER06			96
56777c834fSKever Yang #define SCLK_TIMER07			97
57777c834fSKever Yang #define SCLK_TIMER08			98
58777c834fSKever Yang #define SCLK_TIMER09			99
59777c834fSKever Yang #define SCLK_TIMER10			100
60777c834fSKever Yang #define SCLK_TIMER11			101
61777c834fSKever Yang #define SCLK_MACREF			102
62777c834fSKever Yang #define SCLK_MAC_RX			103
63777c834fSKever Yang #define SCLK_MAC_TX			104
64777c834fSKever Yang #define SCLK_MAC			105
65777c834fSKever Yang #define SCLK_MACREF_OUT			106
66777c834fSKever Yang #define SCLK_VOP0_PWM			107
67777c834fSKever Yang #define SCLK_VOP1_PWM			108
68777c834fSKever Yang #define SCLK_RGA_CORE			109
69777c834fSKever Yang #define SCLK_ISP0			110
70777c834fSKever Yang #define SCLK_ISP1			111
71777c834fSKever Yang #define SCLK_HDMI_CEC			112
72777c834fSKever Yang #define SCLK_HDMI_SFR			113
73777c834fSKever Yang #define SCLK_DP_CORE			114
74777c834fSKever Yang #define SCLK_PVTM_CORE_L		115
75777c834fSKever Yang #define SCLK_PVTM_CORE_B		116
76777c834fSKever Yang #define SCLK_PVTM_GPU			117
77777c834fSKever Yang #define SCLK_PVTM_DDR			118
78777c834fSKever Yang #define SCLK_MIPIDPHY_REF		119
79777c834fSKever Yang #define SCLK_MIPIDPHY_CFG		120
80777c834fSKever Yang #define SCLK_HSICPHY			121
81777c834fSKever Yang #define SCLK_USBPHY480M			122
82777c834fSKever Yang #define SCLK_USB2PHY0_REF		123
83777c834fSKever Yang #define SCLK_USB2PHY1_REF		124
84777c834fSKever Yang #define SCLK_UPHY0_TCPDPHY_REF		125
85777c834fSKever Yang #define SCLK_UPHY0_TCPDCORE		126
86777c834fSKever Yang #define SCLK_UPHY1_TCPDPHY_REF		127
87777c834fSKever Yang #define SCLK_UPHY1_TCPDCORE		128
88777c834fSKever Yang #define SCLK_USB3OTG0_REF		129
89777c834fSKever Yang #define SCLK_USB3OTG1_REF		130
90777c834fSKever Yang #define SCLK_USB3OTG0_SUSPEND		131
91777c834fSKever Yang #define SCLK_USB3OTG1_SUSPEND		132
92777c834fSKever Yang #define SCLK_CRYPTO0			133
93777c834fSKever Yang #define SCLK_CRYPTO1			134
94777c834fSKever Yang #define SCLK_CCI_TRACE			135
95777c834fSKever Yang #define SCLK_CS				136
96777c834fSKever Yang #define SCLK_CIF_OUT			137
97777c834fSKever Yang #define SCLK_PCIEPHY_REF		138
98777c834fSKever Yang #define SCLK_PCIE_CORE			139
99777c834fSKever Yang #define SCLK_M0_PERILP			140
100777c834fSKever Yang #define SCLK_M0_PERILP_DEC		141
101777c834fSKever Yang #define SCLK_CM0S			142
102777c834fSKever Yang #define SCLK_DBG_NOC			143
103777c834fSKever Yang #define SCLK_DBG_PD_CORE_B		144
104777c834fSKever Yang #define SCLK_DBG_PD_CORE_L		145
105777c834fSKever Yang #define SCLK_DFIMON0_TIMER		146
106777c834fSKever Yang #define SCLK_DFIMON1_TIMER		147
107777c834fSKever Yang #define SCLK_INTMEM0			148
108777c834fSKever Yang #define SCLK_INTMEM1			149
109777c834fSKever Yang #define SCLK_INTMEM2			150
110777c834fSKever Yang #define SCLK_INTMEM3			151
111777c834fSKever Yang #define SCLK_INTMEM4			152
112777c834fSKever Yang #define SCLK_INTMEM5			153
113777c834fSKever Yang #define SCLK_SDMMC_DRV			154
114777c834fSKever Yang #define SCLK_SDMMC_SAMPLE		155
115777c834fSKever Yang #define SCLK_SDIO_DRV			156
116777c834fSKever Yang #define SCLK_SDIO_SAMPLE		157
117777c834fSKever Yang #define SCLK_VDU_CORE			158
118777c834fSKever Yang #define SCLK_VDU_CA			159
119777c834fSKever Yang #define SCLK_PCIE_PM			160
120777c834fSKever Yang #define SCLK_SPDIF_REC_DPTX		161
121777c834fSKever Yang #define SCLK_DPHY_PLL			162
122777c834fSKever Yang #define SCLK_DPHY_TX0_CFG		163
123777c834fSKever Yang #define SCLK_DPHY_TX1RX1_CFG		164
124777c834fSKever Yang #define SCLK_DPHY_RX0_CFG		165
125777c834fSKever Yang #define SCLK_RMII_SRC			166
126777c834fSKever Yang #define SCLK_PCIEPHY_REF100M		167
1275ae2fd97SKever Yang #define SCLK_USBPHY0_480M_SRC		168
1285ae2fd97SKever Yang #define SCLK_USBPHY1_480M_SRC		169
1295ae2fd97SKever Yang #define SCLK_DDRCLK			170
1305ae2fd97SKever Yang #define SCLK_TESTOUT2			171
131777c834fSKever Yang 
132777c834fSKever Yang #define DCLK_VOP0			180
133777c834fSKever Yang #define DCLK_VOP1			181
134777c834fSKever Yang #define DCLK_VOP0_DIV			182
135777c834fSKever Yang #define DCLK_VOP1_DIV			183
136777c834fSKever Yang #define DCLK_M0_PERILP			184
137777c834fSKever Yang 
138777c834fSKever Yang #define FCLK_CM0S			190
139777c834fSKever Yang 
140777c834fSKever Yang /* aclk gates */
141777c834fSKever Yang #define ACLK_PERIHP			192
142777c834fSKever Yang #define ACLK_PERIHP_NOC			193
143777c834fSKever Yang #define ACLK_PERILP0			194
144777c834fSKever Yang #define ACLK_PERILP0_NOC		195
145777c834fSKever Yang #define ACLK_PERF_PCIE			196
146777c834fSKever Yang #define ACLK_PCIE			197
147777c834fSKever Yang #define ACLK_INTMEM			198
148777c834fSKever Yang #define ACLK_TZMA			199
149777c834fSKever Yang #define ACLK_DCF			200
150777c834fSKever Yang #define ACLK_CCI			201
151777c834fSKever Yang #define ACLK_CCI_NOC0			202
152777c834fSKever Yang #define ACLK_CCI_NOC1			203
153777c834fSKever Yang #define ACLK_CCI_GRF			204
154777c834fSKever Yang #define ACLK_CENTER			205
155777c834fSKever Yang #define ACLK_CENTER_MAIN_NOC		206
156777c834fSKever Yang #define ACLK_CENTER_PERI_NOC		207
157777c834fSKever Yang #define ACLK_GPU			208
158777c834fSKever Yang #define ACLK_PERF_GPU			209
159777c834fSKever Yang #define ACLK_GPU_GRF			210
160777c834fSKever Yang #define ACLK_DMAC0_PERILP		211
161777c834fSKever Yang #define ACLK_DMAC1_PERILP		212
162777c834fSKever Yang #define ACLK_GMAC			213
163777c834fSKever Yang #define ACLK_GMAC_NOC			214
164777c834fSKever Yang #define ACLK_PERF_GMAC			215
165777c834fSKever Yang #define ACLK_VOP0_NOC			216
166777c834fSKever Yang #define ACLK_VOP0			217
167777c834fSKever Yang #define ACLK_VOP1_NOC			218
168777c834fSKever Yang #define ACLK_VOP1			219
169777c834fSKever Yang #define ACLK_RGA			220
170777c834fSKever Yang #define ACLK_RGA_NOC			221
171777c834fSKever Yang #define ACLK_HDCP			222
172777c834fSKever Yang #define ACLK_HDCP_NOC			223
173777c834fSKever Yang #define ACLK_HDCP22			224
174777c834fSKever Yang #define ACLK_IEP			225
175777c834fSKever Yang #define ACLK_IEP_NOC			226
176777c834fSKever Yang #define ACLK_VIO			227
177777c834fSKever Yang #define ACLK_VIO_NOC			228
178777c834fSKever Yang #define ACLK_ISP0			229
179777c834fSKever Yang #define ACLK_ISP1			230
180777c834fSKever Yang #define ACLK_ISP0_NOC			231
181777c834fSKever Yang #define ACLK_ISP1_NOC			232
182777c834fSKever Yang #define ACLK_ISP0_WRAPPER		233
183777c834fSKever Yang #define ACLK_ISP1_WRAPPER		234
184777c834fSKever Yang #define ACLK_VCODEC			235
185777c834fSKever Yang #define ACLK_VCODEC_NOC			236
186777c834fSKever Yang #define ACLK_VDU			237
187777c834fSKever Yang #define ACLK_VDU_NOC			238
188777c834fSKever Yang #define ACLK_PERI			239
189777c834fSKever Yang #define ACLK_EMMC			240
190777c834fSKever Yang #define ACLK_EMMC_CORE			241
191777c834fSKever Yang #define ACLK_EMMC_NOC			242
192777c834fSKever Yang #define ACLK_EMMC_GRF			243
193777c834fSKever Yang #define ACLK_USB3			244
194777c834fSKever Yang #define ACLK_USB3_NOC			245
195777c834fSKever Yang #define ACLK_USB3OTG0			246
196777c834fSKever Yang #define ACLK_USB3OTG1			247
197777c834fSKever Yang #define ACLK_USB3_RKSOC_AXI_PERF	248
198777c834fSKever Yang #define ACLK_USB3_GRF			249
199777c834fSKever Yang #define ACLK_GIC			250
200777c834fSKever Yang #define ACLK_GIC_NOC			251
201777c834fSKever Yang #define ACLK_GIC_ADB400_CORE_L_2_GIC	252
202777c834fSKever Yang #define ACLK_GIC_ADB400_CORE_B_2_GIC	253
203777c834fSKever Yang #define ACLK_GIC_ADB400_GIC_2_CORE_L	254
204777c834fSKever Yang #define ACLK_GIC_ADB400_GIC_2_CORE_B	255
205777c834fSKever Yang #define ACLK_CORE_ADB400_CORE_L_2_CCI500 256
206777c834fSKever Yang #define ACLK_CORE_ADB400_CORE_B_2_CCI500 257
207777c834fSKever Yang #define ACLK_ADB400M_PD_CORE_L		258
208777c834fSKever Yang #define ACLK_ADB400M_PD_CORE_B		259
209777c834fSKever Yang #define ACLK_PERF_CORE_L		260
210777c834fSKever Yang #define ACLK_PERF_CORE_B		261
211777c834fSKever Yang #define ACLK_GIC_PRE			262
212777c834fSKever Yang #define ACLK_VOP0_PRE			263
213777c834fSKever Yang #define ACLK_VOP1_PRE			264
214777c834fSKever Yang 
215777c834fSKever Yang /* pclk gates */
216777c834fSKever Yang #define PCLK_PERIHP			320
217777c834fSKever Yang #define PCLK_PERIHP_NOC			321
218777c834fSKever Yang #define PCLK_PERILP0			322
219777c834fSKever Yang #define PCLK_PERILP1			323
220777c834fSKever Yang #define PCLK_PERILP1_NOC		324
221777c834fSKever Yang #define PCLK_PERILP_SGRF		325
222777c834fSKever Yang #define PCLK_PERIHP_GRF			326
223777c834fSKever Yang #define PCLK_PCIE			327
224777c834fSKever Yang #define PCLK_SGRF			328
225777c834fSKever Yang #define PCLK_INTR_ARB			329
226777c834fSKever Yang #define PCLK_CENTER_MAIN_NOC		330
227777c834fSKever Yang #define PCLK_CIC			331
228777c834fSKever Yang #define PCLK_COREDBG_B			332
229777c834fSKever Yang #define PCLK_COREDBG_L			333
230777c834fSKever Yang #define PCLK_DBG_CXCS_PD_CORE_B		334
231777c834fSKever Yang #define PCLK_DCF			335
232777c834fSKever Yang #define PCLK_GPIO2			336
233777c834fSKever Yang #define PCLK_GPIO3			337
234777c834fSKever Yang #define PCLK_GPIO4			338
235777c834fSKever Yang #define PCLK_GRF			339
236777c834fSKever Yang #define PCLK_HSICPHY			340
237777c834fSKever Yang #define PCLK_I2C1			341
238777c834fSKever Yang #define PCLK_I2C2			342
239777c834fSKever Yang #define PCLK_I2C3			343
240777c834fSKever Yang #define PCLK_I2C5			344
241777c834fSKever Yang #define PCLK_I2C6			345
242777c834fSKever Yang #define PCLK_I2C7			346
243777c834fSKever Yang #define PCLK_SPI0			347
244777c834fSKever Yang #define PCLK_SPI1			348
245777c834fSKever Yang #define PCLK_SPI2			349
246777c834fSKever Yang #define PCLK_SPI4			350
247777c834fSKever Yang #define PCLK_SPI5			351
248777c834fSKever Yang #define PCLK_UART0			352
249777c834fSKever Yang #define PCLK_UART1			353
250777c834fSKever Yang #define PCLK_UART2			354
251777c834fSKever Yang #define PCLK_UART3			355
252777c834fSKever Yang #define PCLK_TSADC			356
253777c834fSKever Yang #define PCLK_SARADC			357
254777c834fSKever Yang #define PCLK_GMAC			358
255777c834fSKever Yang #define PCLK_GMAC_NOC			359
256777c834fSKever Yang #define PCLK_TIMER0			360
257777c834fSKever Yang #define PCLK_TIMER1			361
258777c834fSKever Yang #define PCLK_EDP			362
259777c834fSKever Yang #define PCLK_EDP_NOC			363
260777c834fSKever Yang #define PCLK_EDP_CTRL			364
261777c834fSKever Yang #define PCLK_VIO			365
262777c834fSKever Yang #define PCLK_VIO_NOC			366
263777c834fSKever Yang #define PCLK_VIO_GRF			367
264777c834fSKever Yang #define PCLK_MIPI_DSI0			368
265777c834fSKever Yang #define PCLK_MIPI_DSI1			369
266777c834fSKever Yang #define PCLK_HDCP			370
267777c834fSKever Yang #define PCLK_HDCP_NOC			371
268777c834fSKever Yang #define PCLK_HDMI_CTRL			372
269777c834fSKever Yang #define PCLK_DP_CTRL			373
270777c834fSKever Yang #define PCLK_HDCP22			374
271777c834fSKever Yang #define PCLK_GASKET			375
272777c834fSKever Yang #define PCLK_DDR			376
273777c834fSKever Yang #define PCLK_DDR_MON			377
274777c834fSKever Yang #define PCLK_DDR_SGRF			378
275777c834fSKever Yang #define PCLK_ISP1_WRAPPER		379
276777c834fSKever Yang #define PCLK_WDT			380
277777c834fSKever Yang #define PCLK_EFUSE1024NS		381
278777c834fSKever Yang #define PCLK_EFUSE1024S			382
279777c834fSKever Yang #define PCLK_PMU_INTR_ARB		383
280777c834fSKever Yang #define PCLK_MAILBOX0			384
281777c834fSKever Yang #define PCLK_USBPHY_MUX_G		385
282777c834fSKever Yang #define PCLK_UPHY0_TCPHY_G		386
283777c834fSKever Yang #define PCLK_UPHY0_TCPD_G		387
284777c834fSKever Yang #define PCLK_UPHY1_TCPHY_G		388
285777c834fSKever Yang #define PCLK_UPHY1_TCPD_G		389
286777c834fSKever Yang #define PCLK_ALIVE			390
287777c834fSKever Yang 
288777c834fSKever Yang /* hclk gates */
289777c834fSKever Yang #define HCLK_PERIHP			448
290777c834fSKever Yang #define HCLK_PERILP0			449
291777c834fSKever Yang #define HCLK_PERILP1			450
292777c834fSKever Yang #define HCLK_PERILP0_NOC		451
293777c834fSKever Yang #define HCLK_PERILP1_NOC		452
294777c834fSKever Yang #define HCLK_M0_PERILP			453
295777c834fSKever Yang #define HCLK_M0_PERILP_NOC		454
296777c834fSKever Yang #define HCLK_AHB1TOM			455
297777c834fSKever Yang #define HCLK_HOST0			456
298777c834fSKever Yang #define HCLK_HOST0_ARB			457
299777c834fSKever Yang #define HCLK_HOST1			458
300777c834fSKever Yang #define HCLK_HOST1_ARB			459
301777c834fSKever Yang #define HCLK_HSIC			460
302777c834fSKever Yang #define HCLK_SD				461
303777c834fSKever Yang #define HCLK_SDMMC			462
304777c834fSKever Yang #define HCLK_SDMMC_NOC			463
305777c834fSKever Yang #define HCLK_M_CRYPTO0			464
306777c834fSKever Yang #define HCLK_M_CRYPTO1			465
307777c834fSKever Yang #define HCLK_S_CRYPTO0			466
308777c834fSKever Yang #define HCLK_S_CRYPTO1			467
309777c834fSKever Yang #define HCLK_I2S0_8CH			468
310777c834fSKever Yang #define HCLK_I2S1_8CH			469
311777c834fSKever Yang #define HCLK_I2S2_8CH			470
312777c834fSKever Yang #define HCLK_SPDIF			471
313777c834fSKever Yang #define HCLK_VOP0_NOC			472
314777c834fSKever Yang #define HCLK_VOP0			473
315777c834fSKever Yang #define HCLK_VOP1_NOC			474
316777c834fSKever Yang #define HCLK_VOP1			475
317777c834fSKever Yang #define HCLK_ROM			476
318777c834fSKever Yang #define HCLK_IEP			477
319777c834fSKever Yang #define HCLK_IEP_NOC			478
320777c834fSKever Yang #define HCLK_ISP0			479
321777c834fSKever Yang #define HCLK_ISP1			480
322777c834fSKever Yang #define HCLK_ISP0_NOC			481
323777c834fSKever Yang #define HCLK_ISP1_NOC			482
324777c834fSKever Yang #define HCLK_ISP0_WRAPPER		483
325777c834fSKever Yang #define HCLK_ISP1_WRAPPER		484
326777c834fSKever Yang #define HCLK_RGA			485
327777c834fSKever Yang #define HCLK_RGA_NOC			486
328777c834fSKever Yang #define HCLK_HDCP			487
329777c834fSKever Yang #define HCLK_HDCP_NOC			488
330777c834fSKever Yang #define HCLK_HDCP22			489
331777c834fSKever Yang #define HCLK_VCODEC			490
332777c834fSKever Yang #define HCLK_VCODEC_NOC			491
333777c834fSKever Yang #define HCLK_VDU			492
334777c834fSKever Yang #define HCLK_VDU_NOC			493
335777c834fSKever Yang #define HCLK_SDIO			494
336777c834fSKever Yang #define HCLK_SDIO_NOC			495
337777c834fSKever Yang #define HCLK_SDIOAUDIO_NOC		496
338777c834fSKever Yang 
339777c834fSKever Yang #define CLK_NR_CLKS			(HCLK_SDIOAUDIO_NOC + 1)
340777c834fSKever Yang 
341777c834fSKever Yang /* pmu-clocks indices */
342777c834fSKever Yang 
343777c834fSKever Yang #define PLL_PPLL			1
344777c834fSKever Yang 
345777c834fSKever Yang #define SCLK_32K_SUSPEND_PMU		2
346777c834fSKever Yang #define SCLK_SPI3_PMU			3
347777c834fSKever Yang #define SCLK_TIMER12_PMU		4
348777c834fSKever Yang #define SCLK_TIMER13_PMU		5
349777c834fSKever Yang #define SCLK_UART4_PMU			6
350777c834fSKever Yang #define SCLK_PVTM_PMU			7
351777c834fSKever Yang #define SCLK_WIFI_PMU			8
352777c834fSKever Yang #define SCLK_I2C0_PMU			9
353777c834fSKever Yang #define SCLK_I2C4_PMU			10
354777c834fSKever Yang #define SCLK_I2C8_PMU			11
355777c834fSKever Yang 
356777c834fSKever Yang #define PCLK_SRC_PMU			19
357777c834fSKever Yang #define PCLK_PMU			20
358777c834fSKever Yang #define PCLK_PMUGRF_PMU			21
359777c834fSKever Yang #define PCLK_INTMEM1_PMU		22
360777c834fSKever Yang #define PCLK_GPIO0_PMU			23
361777c834fSKever Yang #define PCLK_GPIO1_PMU			24
362777c834fSKever Yang #define PCLK_SGRF_PMU			25
363777c834fSKever Yang #define PCLK_NOC_PMU			26
364777c834fSKever Yang #define PCLK_I2C0_PMU			27
365777c834fSKever Yang #define PCLK_I2C4_PMU			28
366777c834fSKever Yang #define PCLK_I2C8_PMU			29
367777c834fSKever Yang #define PCLK_RKPWM_PMU			30
368777c834fSKever Yang #define PCLK_SPI3_PMU			31
369777c834fSKever Yang #define PCLK_TIMER_PMU			32
370777c834fSKever Yang #define PCLK_MAILBOX_PMU		33
371777c834fSKever Yang #define PCLK_UART4_PMU			34
372777c834fSKever Yang #define PCLK_WDT_M0_PMU			35
373777c834fSKever Yang 
374777c834fSKever Yang #define FCLK_CM0S_SRC_PMU		44
375777c834fSKever Yang #define FCLK_CM0S_PMU			45
376777c834fSKever Yang #define SCLK_CM0S_PMU			46
377777c834fSKever Yang #define HCLK_CM0S_PMU			47
378777c834fSKever Yang #define DCLK_CM0S_PMU			48
379777c834fSKever Yang #define PCLK_INTR_ARB_PMU		49
380777c834fSKever Yang #define HCLK_NOC_PMU			50
381777c834fSKever Yang 
382777c834fSKever Yang #define CLKPMU_NR_CLKS			(HCLK_NOC_PMU + 1)
383777c834fSKever Yang 
384777c834fSKever Yang /* soft-reset indices */
385777c834fSKever Yang 
386777c834fSKever Yang /* cru_softrst_con0 */
387777c834fSKever Yang #define SRST_CORE_L0			0
388777c834fSKever Yang #define SRST_CORE_B0			1
389777c834fSKever Yang #define SRST_CORE_PO_L0			2
390777c834fSKever Yang #define SRST_CORE_PO_B0			3
391777c834fSKever Yang #define SRST_L2_L			4
392777c834fSKever Yang #define SRST_L2_B			5
393777c834fSKever Yang #define SRST_ADB_L			6
394777c834fSKever Yang #define SRST_ADB_B			7
395777c834fSKever Yang #define SRST_A_CCI			8
396777c834fSKever Yang #define SRST_A_CCIM0_NOC		9
397777c834fSKever Yang #define SRST_A_CCIM1_NOC		10
398777c834fSKever Yang #define SRST_DBG_NOC			11
399777c834fSKever Yang 
400777c834fSKever Yang /* cru_softrst_con1 */
401777c834fSKever Yang #define SRST_CORE_L0_T			16
402777c834fSKever Yang #define SRST_CORE_L1			17
403777c834fSKever Yang #define SRST_CORE_L2			18
404777c834fSKever Yang #define SRST_CORE_L3			19
405777c834fSKever Yang #define SRST_CORE_PO_L0_T		20
406777c834fSKever Yang #define SRST_CORE_PO_L1			21
407777c834fSKever Yang #define SRST_CORE_PO_L2			22
408777c834fSKever Yang #define SRST_CORE_PO_L3			23
409777c834fSKever Yang #define SRST_A_ADB400_GIC2COREL		24
410777c834fSKever Yang #define SRST_A_ADB400_COREL2GIC		25
411777c834fSKever Yang #define SRST_P_DBG_L			26
412777c834fSKever Yang #define SRST_L2_L_T			28
413777c834fSKever Yang #define SRST_ADB_L_T			29
414777c834fSKever Yang #define SRST_A_RKPERF_L			30
415777c834fSKever Yang #define SRST_PVTM_CORE_L		31
416777c834fSKever Yang 
417777c834fSKever Yang /* cru_softrst_con2 */
418777c834fSKever Yang #define SRST_CORE_B0_T			32
419777c834fSKever Yang #define SRST_CORE_B1			33
420777c834fSKever Yang #define SRST_CORE_PO_B0_T		36
421777c834fSKever Yang #define SRST_CORE_PO_B1			37
422777c834fSKever Yang #define SRST_A_ADB400_GIC2COREB		40
423777c834fSKever Yang #define SRST_A_ADB400_COREB2GIC		41
424777c834fSKever Yang #define SRST_P_DBG_B			42
425777c834fSKever Yang #define SRST_L2_B_T			43
426777c834fSKever Yang #define SRST_ADB_B_T			45
427777c834fSKever Yang #define SRST_A_RKPERF_B			46
428777c834fSKever Yang #define SRST_PVTM_CORE_B		47
429777c834fSKever Yang 
430777c834fSKever Yang /* cru_softrst_con3 */
431777c834fSKever Yang #define SRST_A_CCI_T			50
432777c834fSKever Yang #define SRST_A_CCIM0_NOC_T		51
433777c834fSKever Yang #define SRST_A_CCIM1_NOC_T		52
434777c834fSKever Yang #define SRST_A_ADB400M_PD_CORE_B_T	53
435777c834fSKever Yang #define SRST_A_ADB400M_PD_CORE_L_T	54
436777c834fSKever Yang #define SRST_DBG_NOC_T			55
437777c834fSKever Yang #define SRST_DBG_CXCS			56
438777c834fSKever Yang #define SRST_CCI_TRACE			57
439777c834fSKever Yang #define SRST_P_CCI_GRF			58
440777c834fSKever Yang 
441777c834fSKever Yang /* cru_softrst_con4 */
442777c834fSKever Yang #define SRST_A_CENTER_MAIN_NOC		64
443777c834fSKever Yang #define SRST_A_CENTER_PERI_NOC		65
444777c834fSKever Yang #define SRST_P_CENTER_MAIN		66
445777c834fSKever Yang #define SRST_P_DDRMON			67
446777c834fSKever Yang #define SRST_P_CIC			68
447777c834fSKever Yang #define SRST_P_CENTER_SGRF		69
448777c834fSKever Yang #define SRST_DDR0_MSCH			70
449777c834fSKever Yang #define SRST_DDRCFG0_MSCH		71
450777c834fSKever Yang #define SRST_DDR0			72
451777c834fSKever Yang #define SRST_DDRPHY0			73
452777c834fSKever Yang #define SRST_DDR1_MSCH			74
453777c834fSKever Yang #define SRST_DDRCFG1_MSCH		75
454777c834fSKever Yang #define SRST_DDR1			76
455777c834fSKever Yang #define SRST_DDRPHY1			77
456777c834fSKever Yang #define SRST_DDR_CIC			78
457777c834fSKever Yang #define SRST_PVTM_DDR			79
458777c834fSKever Yang 
459777c834fSKever Yang /* cru_softrst_con5 */
460777c834fSKever Yang #define SRST_A_VCODEC_NOC		80
461777c834fSKever Yang #define SRST_A_VCODEC			81
462777c834fSKever Yang #define SRST_H_VCODEC_NOC		82
463777c834fSKever Yang #define SRST_H_VCODEC			83
464777c834fSKever Yang #define SRST_A_VDU_NOC			88
465777c834fSKever Yang #define SRST_A_VDU			89
466777c834fSKever Yang #define SRST_H_VDU_NOC			90
467777c834fSKever Yang #define SRST_H_VDU			91
468777c834fSKever Yang #define SRST_VDU_CORE			92
469777c834fSKever Yang #define SRST_VDU_CA			93
470777c834fSKever Yang 
471777c834fSKever Yang /* cru_softrst_con6 */
472777c834fSKever Yang #define SRST_A_IEP_NOC			96
473777c834fSKever Yang #define SRST_A_VOP_IEP			97
474777c834fSKever Yang #define SRST_A_IEP			98
475777c834fSKever Yang #define SRST_H_IEP_NOC			99
476777c834fSKever Yang #define SRST_H_IEP			100
477777c834fSKever Yang #define SRST_A_RGA_NOC			102
478777c834fSKever Yang #define SRST_A_RGA			103
479777c834fSKever Yang #define SRST_H_RGA_NOC			104
480777c834fSKever Yang #define SRST_H_RGA			105
481777c834fSKever Yang #define SRST_RGA_CORE			106
482777c834fSKever Yang #define SRST_EMMC_NOC			108
483777c834fSKever Yang #define SRST_EMMC			109
484777c834fSKever Yang #define SRST_EMMC_GRF			110
485777c834fSKever Yang 
486777c834fSKever Yang /* cru_softrst_con7 */
487777c834fSKever Yang #define SRST_A_PERIHP_NOC		112
488777c834fSKever Yang #define SRST_P_PERIHP_GRF		113
489777c834fSKever Yang #define SRST_H_PERIHP_NOC		114
490777c834fSKever Yang #define SRST_USBHOST0			115
491777c834fSKever Yang #define SRST_HOSTC0_AUX			116
492777c834fSKever Yang #define SRST_HOST0_ARB			117
493777c834fSKever Yang #define SRST_USBHOST1			118
494777c834fSKever Yang #define SRST_HOSTC1_AUX			119
495777c834fSKever Yang #define SRST_HOST1_ARB			120
496777c834fSKever Yang #define SRST_SDIO0			121
497777c834fSKever Yang #define SRST_SDMMC			122
498777c834fSKever Yang #define SRST_HSIC			123
499777c834fSKever Yang #define SRST_HSIC_AUX			124
500777c834fSKever Yang #define SRST_AHB1TOM			125
501777c834fSKever Yang #define SRST_P_PERIHP_NOC		126
502777c834fSKever Yang #define SRST_HSICPHY			127
503777c834fSKever Yang 
504777c834fSKever Yang /* cru_softrst_con8 */
505777c834fSKever Yang #define SRST_A_PCIE			128
506777c834fSKever Yang #define SRST_P_PCIE			129
507777c834fSKever Yang #define SRST_PCIE_CORE			130
508777c834fSKever Yang #define SRST_PCIE_MGMT			131
509777c834fSKever Yang #define SRST_PCIE_MGMT_STICKY		132
510777c834fSKever Yang #define SRST_PCIE_PIPE			133
511777c834fSKever Yang #define SRST_PCIE_PM			134
512777c834fSKever Yang #define SRST_PCIEPHY			135
513777c834fSKever Yang #define SRST_A_GMAC_NOC			136
514777c834fSKever Yang #define SRST_A_GMAC			137
515777c834fSKever Yang #define SRST_P_GMAC_NOC			138
516777c834fSKever Yang #define SRST_P_GMAC_GRF			140
517777c834fSKever Yang #define SRST_HSICPHY_POR		142
518777c834fSKever Yang #define SRST_HSICPHY_UTMI		143
519777c834fSKever Yang 
520777c834fSKever Yang /* cru_softrst_con9 */
521777c834fSKever Yang #define SRST_USB2PHY0_POR		144
522777c834fSKever Yang #define SRST_USB2PHY0_UTMI_PORT0	145
523777c834fSKever Yang #define SRST_USB2PHY0_UTMI_PORT1	146
524777c834fSKever Yang #define SRST_USB2PHY0_EHCIPHY		147
525777c834fSKever Yang #define SRST_UPHY0_PIPE_L00		148
526777c834fSKever Yang #define SRST_UPHY0			149
527777c834fSKever Yang #define SRST_UPHY0_TCPDPWRUP		150
528777c834fSKever Yang #define SRST_USB2PHY1_POR		152
529777c834fSKever Yang #define SRST_USB2PHY1_UTMI_PORT0	153
530777c834fSKever Yang #define SRST_USB2PHY1_UTMI_PORT1	154
531777c834fSKever Yang #define SRST_USB2PHY1_EHCIPHY		155
532777c834fSKever Yang #define SRST_UPHY1_PIPE_L00		156
533777c834fSKever Yang #define SRST_UPHY1			157
534777c834fSKever Yang #define SRST_UPHY1_TCPDPWRUP		158
535777c834fSKever Yang 
536777c834fSKever Yang /* cru_softrst_con10 */
537777c834fSKever Yang #define SRST_A_PERILP0_NOC		160
538777c834fSKever Yang #define SRST_A_DCF			161
539777c834fSKever Yang #define SRST_GIC500			162
540777c834fSKever Yang #define SRST_DMAC0_PERILP0		163
541777c834fSKever Yang #define SRST_DMAC1_PERILP0		164
542777c834fSKever Yang #define SRST_TZMA			165
543777c834fSKever Yang #define SRST_INTMEM			166
544777c834fSKever Yang #define SRST_ADB400_MST0		167
545777c834fSKever Yang #define SRST_ADB400_MST1		168
546777c834fSKever Yang #define SRST_ADB400_SLV0		169
547777c834fSKever Yang #define SRST_ADB400_SLV1		170
548777c834fSKever Yang #define SRST_H_PERILP0			171
549777c834fSKever Yang #define SRST_H_PERILP0_NOC		172
550777c834fSKever Yang #define SRST_ROM			173
551777c834fSKever Yang #define SRST_CRYPTO_S			174
552777c834fSKever Yang #define SRST_CRYPTO_M			175
553777c834fSKever Yang 
554777c834fSKever Yang /* cru_softrst_con11 */
555777c834fSKever Yang #define SRST_P_DCF			176
556777c834fSKever Yang #define SRST_CM0S_NOC			177
557777c834fSKever Yang #define SRST_CM0S			178
558777c834fSKever Yang #define SRST_CM0S_DBG			179
559777c834fSKever Yang #define SRST_CM0S_PO			180
560777c834fSKever Yang #define SRST_CRYPTO			181
561777c834fSKever Yang #define SRST_P_PERILP1_SGRF		182
562777c834fSKever Yang #define SRST_P_PERILP1_GRF		183
563777c834fSKever Yang #define SRST_CRYPTO1_S			184
564777c834fSKever Yang #define SRST_CRYPTO1_M			185
565777c834fSKever Yang #define SRST_CRYPTO1			186
566777c834fSKever Yang #define SRST_GIC_NOC			188
567777c834fSKever Yang #define SRST_SD_NOC			189
568777c834fSKever Yang #define SRST_SDIOAUDIO_BRG		190
569777c834fSKever Yang 
570777c834fSKever Yang /* cru_softrst_con12 */
571777c834fSKever Yang #define SRST_H_PERILP1			192
572777c834fSKever Yang #define SRST_H_PERILP1_NOC		193
573777c834fSKever Yang #define SRST_H_I2S0_8CH			194
574777c834fSKever Yang #define SRST_H_I2S1_8CH			195
575777c834fSKever Yang #define SRST_H_I2S2_8CH			196
576777c834fSKever Yang #define SRST_H_SPDIF_8CH		197
577777c834fSKever Yang #define SRST_P_PERILP1_NOC		198
578777c834fSKever Yang #define SRST_P_EFUSE_1024		199
579777c834fSKever Yang #define SRST_P_EFUSE_1024S		200
580777c834fSKever Yang #define SRST_P_I2C0			201
581777c834fSKever Yang #define SRST_P_I2C1			202
582777c834fSKever Yang #define SRST_P_I2C2			203
583777c834fSKever Yang #define SRST_P_I2C3			204
584777c834fSKever Yang #define SRST_P_I2C4			205
585777c834fSKever Yang #define SRST_P_I2C5			206
586777c834fSKever Yang #define SRST_P_MAILBOX0			207
587777c834fSKever Yang 
588777c834fSKever Yang /* cru_softrst_con13 */
589777c834fSKever Yang #define SRST_P_UART0			208
590777c834fSKever Yang #define SRST_P_UART1			209
591777c834fSKever Yang #define SRST_P_UART2			210
592777c834fSKever Yang #define SRST_P_UART3			211
593777c834fSKever Yang #define SRST_P_SARADC			212
594777c834fSKever Yang #define SRST_P_TSADC			213
595777c834fSKever Yang #define SRST_P_SPI0			214
596777c834fSKever Yang #define SRST_P_SPI1			215
597777c834fSKever Yang #define SRST_P_SPI2			216
5985ae2fd97SKever Yang #define SRST_P_SPI4			217
5995ae2fd97SKever Yang #define SRST_P_SPI5			218
600777c834fSKever Yang #define SRST_SPI0			219
601777c834fSKever Yang #define SRST_SPI1			220
602777c834fSKever Yang #define SRST_SPI2			221
6035ae2fd97SKever Yang #define SRST_SPI4			222
6045ae2fd97SKever Yang #define SRST_SPI5			223
605777c834fSKever Yang 
606777c834fSKever Yang /* cru_softrst_con14 */
607777c834fSKever Yang #define SRST_I2S0_8CH			224
608777c834fSKever Yang #define SRST_I2S1_8CH			225
609777c834fSKever Yang #define SRST_I2S2_8CH			226
610777c834fSKever Yang #define SRST_SPDIF_8CH			227
611777c834fSKever Yang #define SRST_UART0			228
612777c834fSKever Yang #define SRST_UART1			229
613777c834fSKever Yang #define SRST_UART2			230
614777c834fSKever Yang #define SRST_UART3			231
615777c834fSKever Yang #define SRST_TSADC			232
616777c834fSKever Yang #define SRST_I2C0			233
617777c834fSKever Yang #define SRST_I2C1			234
618777c834fSKever Yang #define SRST_I2C2			235
619777c834fSKever Yang #define SRST_I2C3			236
620777c834fSKever Yang #define SRST_I2C4			237
621777c834fSKever Yang #define SRST_I2C5			238
622777c834fSKever Yang #define SRST_SDIOAUDIO_NOC		239
623777c834fSKever Yang 
624777c834fSKever Yang /* cru_softrst_con15 */
625777c834fSKever Yang #define SRST_A_VIO_NOC			240
626777c834fSKever Yang #define SRST_A_HDCP_NOC			241
627777c834fSKever Yang #define SRST_A_HDCP			242
628777c834fSKever Yang #define SRST_H_HDCP_NOC			243
629777c834fSKever Yang #define SRST_H_HDCP			244
630777c834fSKever Yang #define SRST_P_HDCP_NOC			245
631777c834fSKever Yang #define SRST_P_HDCP			246
632777c834fSKever Yang #define SRST_P_HDMI_CTRL		247
633777c834fSKever Yang #define SRST_P_DP_CTRL			248
634777c834fSKever Yang #define SRST_S_DP_CTRL			249
635777c834fSKever Yang #define SRST_C_DP_CTRL			250
636777c834fSKever Yang #define SRST_P_MIPI_DSI0		251
637777c834fSKever Yang #define SRST_P_MIPI_DSI1		252
638777c834fSKever Yang #define SRST_DP_CORE			253
639777c834fSKever Yang #define SRST_DP_I2S			254
640777c834fSKever Yang 
641777c834fSKever Yang /* cru_softrst_con16 */
642777c834fSKever Yang #define SRST_GASKET			256
643777c834fSKever Yang #define SRST_VIO_GRF			258
644777c834fSKever Yang #define SRST_DPTX_SPDIF_REC		259
645777c834fSKever Yang #define SRST_HDMI_CTRL			260
646777c834fSKever Yang #define SRST_HDCP_CTRL			261
647777c834fSKever Yang #define SRST_A_ISP0_NOC			262
648777c834fSKever Yang #define SRST_A_ISP1_NOC			263
649777c834fSKever Yang #define SRST_H_ISP0_NOC			266
650777c834fSKever Yang #define SRST_H_ISP1_NOC			267
651777c834fSKever Yang #define SRST_H_ISP0			268
652777c834fSKever Yang #define SRST_H_ISP1			269
653777c834fSKever Yang #define SRST_ISP0			270
654777c834fSKever Yang #define SRST_ISP1			271
655777c834fSKever Yang 
656777c834fSKever Yang /* cru_softrst_con17 */
657777c834fSKever Yang #define SRST_A_VOP0_NOC			272
658777c834fSKever Yang #define SRST_A_VOP1_NOC			273
659777c834fSKever Yang #define SRST_A_VOP0			274
660777c834fSKever Yang #define SRST_A_VOP1			275
661777c834fSKever Yang #define SRST_H_VOP0_NOC			276
662777c834fSKever Yang #define SRST_H_VOP1_NOC			277
663777c834fSKever Yang #define SRST_H_VOP0			278
664777c834fSKever Yang #define SRST_H_VOP1			279
665777c834fSKever Yang #define SRST_D_VOP0			280
666777c834fSKever Yang #define SRST_D_VOP1			281
667777c834fSKever Yang #define SRST_VOP0_PWM			282
668777c834fSKever Yang #define SRST_VOP1_PWM			283
669777c834fSKever Yang #define SRST_P_EDP_NOC			284
670777c834fSKever Yang #define SRST_P_EDP_CTRL			285
671777c834fSKever Yang 
672777c834fSKever Yang /* cru_softrst_con18 */
673777c834fSKever Yang #define SRST_A_GPU			288
674777c834fSKever Yang #define SRST_A_GPU_NOC			289
675777c834fSKever Yang #define SRST_A_GPU_GRF			290
676777c834fSKever Yang #define SRST_PVTM_GPU			291
677777c834fSKever Yang #define SRST_A_USB3_NOC			292
678777c834fSKever Yang #define SRST_A_USB3_OTG0		293
679777c834fSKever Yang #define SRST_A_USB3_OTG1		294
680777c834fSKever Yang #define SRST_A_USB3_GRF			295
681777c834fSKever Yang #define SRST_PMU			296
682777c834fSKever Yang 
683777c834fSKever Yang /* cru_softrst_con19 */
684777c834fSKever Yang #define SRST_P_TIMER0_5			304
685777c834fSKever Yang #define SRST_TIMER0			305
686777c834fSKever Yang #define SRST_TIMER1			306
687777c834fSKever Yang #define SRST_TIMER2			307
688777c834fSKever Yang #define SRST_TIMER3			308
689777c834fSKever Yang #define SRST_TIMER4			309
690777c834fSKever Yang #define SRST_TIMER5			310
691777c834fSKever Yang #define SRST_P_TIMER6_11		311
692777c834fSKever Yang #define SRST_TIMER6			312
693777c834fSKever Yang #define SRST_TIMER7			313
694777c834fSKever Yang #define SRST_TIMER8			314
695777c834fSKever Yang #define SRST_TIMER9			315
696777c834fSKever Yang #define SRST_TIMER10			316
697777c834fSKever Yang #define SRST_TIMER11			317
698777c834fSKever Yang #define SRST_P_INTR_ARB_PMU		318
699777c834fSKever Yang #define SRST_P_ALIVE_SGRF		319
700777c834fSKever Yang 
701777c834fSKever Yang /* cru_softrst_con20 */
702777c834fSKever Yang #define SRST_P_GPIO2			320
703777c834fSKever Yang #define SRST_P_GPIO3			321
704777c834fSKever Yang #define SRST_P_GPIO4			322
705777c834fSKever Yang #define SRST_P_GRF			323
706777c834fSKever Yang #define SRST_P_ALIVE_NOC		324
707777c834fSKever Yang #define SRST_P_WDT0			325
708777c834fSKever Yang #define SRST_P_WDT1			326
709777c834fSKever Yang #define SRST_P_INTR_ARB			327
710777c834fSKever Yang #define SRST_P_UPHY0_DPTX		328
711777c834fSKever Yang #define SRST_P_UPHY0_APB		330
712777c834fSKever Yang #define SRST_P_UPHY0_TCPHY		332
713777c834fSKever Yang #define SRST_P_UPHY1_TCPHY		333
714777c834fSKever Yang #define SRST_P_UPHY0_TCPDCTRL		334
715777c834fSKever Yang #define SRST_P_UPHY1_TCPDCTRL		335
716777c834fSKever Yang 
717777c834fSKever Yang /* pmu soft-reset indices */
718777c834fSKever Yang 
719777c834fSKever Yang /* pmu_cru_softrst_con0 */
720777c834fSKever Yang #define SRST_P_NOC			0
721777c834fSKever Yang #define SRST_P_INTMEM			1
722777c834fSKever Yang #define SRST_H_CM0S			2
723777c834fSKever Yang #define SRST_H_CM0S_NOC			3
724777c834fSKever Yang #define SRST_DBG_CM0S			4
725777c834fSKever Yang #define SRST_PO_CM0S			5
7265ae2fd97SKever Yang #define SRST_P_SPI3			6
7275ae2fd97SKever Yang #define SRST_SPI3			7
728777c834fSKever Yang #define SRST_P_TIMER_0_1		8
729777c834fSKever Yang #define SRST_P_TIMER_0			9
730777c834fSKever Yang #define SRST_P_TIMER_1			10
731777c834fSKever Yang #define SRST_P_UART4			11
732777c834fSKever Yang #define SRST_UART4			12
733777c834fSKever Yang #define SRST_P_WDT			13
734777c834fSKever Yang 
735777c834fSKever Yang /* pmu_cru_softrst_con1 */
736777c834fSKever Yang #define SRST_P_I2C6			16
737777c834fSKever Yang #define SRST_P_I2C7			17
738777c834fSKever Yang #define SRST_P_I2C8			18
739777c834fSKever Yang #define SRST_P_MAILBOX			19
740777c834fSKever Yang #define SRST_P_RKPWM			20
741777c834fSKever Yang #define SRST_P_PMUGRF			21
742777c834fSKever Yang #define SRST_P_SGRF			22
743777c834fSKever Yang #define SRST_P_GPIO0			23
744777c834fSKever Yang #define SRST_P_GPIO1			24
745777c834fSKever Yang #define SRST_P_CRU			25
746777c834fSKever Yang #define SRST_P_INTR			26
747777c834fSKever Yang #define SRST_PVTM			27
748777c834fSKever Yang #define SRST_I2C6			28
749777c834fSKever Yang #define SRST_I2C7			29
750777c834fSKever Yang #define SRST_I2C8			30
751777c834fSKever Yang 
752777c834fSKever Yang #endif
753