154d254feSAndy Yan /* 254d254feSAndy Yan * Copyright (c) 2017 Rockchip Electronics Co. Ltd. 354d254feSAndy Yan * Author: Finley Xiao <finley.xiao@rock-chips.com> 454d254feSAndy Yan * 554d254feSAndy Yan * This program is free software; you can redistribute it and/or modify 654d254feSAndy Yan * it under the terms of the GNU General Public License as published by 754d254feSAndy Yan * the Free Software Foundation; either version 2 of the License, or 854d254feSAndy Yan * (at your option) any later version. 954d254feSAndy Yan * 1054d254feSAndy Yan * This program is distributed in the hope that it will be useful, 1154d254feSAndy Yan * but WITHOUT ANY WARRANTY; without even the implied warranty of 1254d254feSAndy Yan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1354d254feSAndy Yan * GNU General Public License for more details. 1454d254feSAndy Yan */ 1554d254feSAndy Yan 1654d254feSAndy Yan #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H 1754d254feSAndy Yan #define _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H 1854d254feSAndy Yan 1954d254feSAndy Yan /* core clocks */ 2054d254feSAndy Yan #define PLL_APLL 1 2154d254feSAndy Yan #define PLL_DPLL 2 2254d254feSAndy Yan #define PLL_VPLL0 3 2354d254feSAndy Yan #define PLL_VPLL1 4 2454d254feSAndy Yan #define ARMCLK 5 2554d254feSAndy Yan 2654d254feSAndy Yan /* sclk (special clocks) */ 2754d254feSAndy Yan #define USB480M 14 2854d254feSAndy Yan #define SCLK_RTC32K 15 2954d254feSAndy Yan #define SCLK_PVTM_CORE 16 3054d254feSAndy Yan #define SCLK_UART0 17 3154d254feSAndy Yan #define SCLK_UART1 18 3254d254feSAndy Yan #define SCLK_UART2 19 3354d254feSAndy Yan #define SCLK_UART3 20 3454d254feSAndy Yan #define SCLK_UART4 21 3554d254feSAndy Yan #define SCLK_I2C0 22 3654d254feSAndy Yan #define SCLK_I2C1 23 3754d254feSAndy Yan #define SCLK_I2C2 24 3854d254feSAndy Yan #define SCLK_I2C3 25 39*ad88c317SZhiZhan Chen #define SCLK_PWM0 26 4054d254feSAndy Yan #define SCLK_SPI0 27 4154d254feSAndy Yan #define SCLK_SPI1 28 4254d254feSAndy Yan #define SCLK_SPI2 29 4354d254feSAndy Yan #define SCLK_TIMER0 30 4454d254feSAndy Yan #define SCLK_TIMER1 31 4554d254feSAndy Yan #define SCLK_TIMER2 32 4654d254feSAndy Yan #define SCLK_TIMER3 33 4754d254feSAndy Yan #define SCLK_TIMER4 34 4854d254feSAndy Yan #define SCLK_TIMER5 35 4954d254feSAndy Yan #define SCLK_TSADC 36 5054d254feSAndy Yan #define SCLK_SARADC 37 5154d254feSAndy Yan #define SCLK_OTP 38 5254d254feSAndy Yan #define SCLK_OTP_USR 39 5354d254feSAndy Yan #define SCLK_CPU_BOOST 40 5454d254feSAndy Yan #define SCLK_CRYPTO 41 5554d254feSAndy Yan #define SCLK_CRYPTO_APK 42 5654d254feSAndy Yan #define SCLK_NANDC_DIV 43 5754d254feSAndy Yan #define SCLK_NANDC_DIV50 44 5854d254feSAndy Yan #define SCLK_NANDC 45 5954d254feSAndy Yan #define SCLK_SDMMC_DIV 46 6054d254feSAndy Yan #define SCLK_SDMMC_DIV50 47 6154d254feSAndy Yan #define SCLK_SDMMC 48 6254d254feSAndy Yan #define SCLK_SDMMC_DRV 49 6354d254feSAndy Yan #define SCLK_SDMMC_SAMPLE 50 6454d254feSAndy Yan #define SCLK_SDIO_DIV 51 6554d254feSAndy Yan #define SCLK_SDIO_DIV50 52 6654d254feSAndy Yan #define SCLK_SDIO 53 6754d254feSAndy Yan #define SCLK_SDIO_DRV 54 6854d254feSAndy Yan #define SCLK_SDIO_SAMPLE 55 6954d254feSAndy Yan #define SCLK_EMMC_DIV 56 7054d254feSAndy Yan #define SCLK_EMMC_DIV50 57 7154d254feSAndy Yan #define SCLK_EMMC 58 7254d254feSAndy Yan #define SCLK_EMMC_DRV 59 7354d254feSAndy Yan #define SCLK_EMMC_SAMPLE 60 7454d254feSAndy Yan #define SCLK_SFC 61 7554d254feSAndy Yan #define SCLK_OTG_ADP 62 764af5b92cSFinley Xiao #define SCLK_MAC_SRC 63 774af5b92cSFinley Xiao #define SCLK_MAC 64 7854d254feSAndy Yan #define SCLK_MAC_REF 65 794af5b92cSFinley Xiao #define SCLK_MAC_RX_TX 66 804af5b92cSFinley Xiao #define SCLK_MAC_RMII 67 8154d254feSAndy Yan #define SCLK_DDR_MON_TIMER 68 8254d254feSAndy Yan #define SCLK_DDR_MON 69 8354d254feSAndy Yan #define SCLK_DDRCLK 70 8454d254feSAndy Yan #define SCLK_PMU 71 8554d254feSAndy Yan #define SCLK_USBPHY_REF 72 8654d254feSAndy Yan #define SCLK_WIFI 73 8754d254feSAndy Yan #define SCLK_PVTM_PMU 74 8854d254feSAndy Yan #define SCLK_PDM 75 8954d254feSAndy Yan #define SCLK_I2S0_8CH_TX 76 9054d254feSAndy Yan #define SCLK_I2S0_8CH_TX_OUT 77 9154d254feSAndy Yan #define SCLK_I2S0_8CH_RX 78 9254d254feSAndy Yan #define SCLK_I2S0_8CH_RX_OUT 79 9354d254feSAndy Yan #define SCLK_I2S1_8CH_TX 80 9454d254feSAndy Yan #define SCLK_I2S1_8CH_TX_OUT 81 9554d254feSAndy Yan #define SCLK_I2S1_8CH_RX 82 9654d254feSAndy Yan #define SCLK_I2S1_8CH_RX_OUT 83 9754d254feSAndy Yan #define SCLK_I2S2_8CH_TX 84 9854d254feSAndy Yan #define SCLK_I2S2_8CH_TX_OUT 85 9954d254feSAndy Yan #define SCLK_I2S2_8CH_RX 86 10054d254feSAndy Yan #define SCLK_I2S2_8CH_RX_OUT 87 10154d254feSAndy Yan #define SCLK_I2S3_8CH_TX 88 10254d254feSAndy Yan #define SCLK_I2S3_8CH_TX_OUT 89 10354d254feSAndy Yan #define SCLK_I2S3_8CH_RX 90 10454d254feSAndy Yan #define SCLK_I2S3_8CH_RX_OUT 91 10554d254feSAndy Yan #define SCLK_I2S0_2CH 92 10654d254feSAndy Yan #define SCLK_I2S0_2CH_OUT 93 10754d254feSAndy Yan #define SCLK_I2S1_2CH 94 10854d254feSAndy Yan #define SCLK_I2S1_2CH_OUT 95 10954d254feSAndy Yan #define SCLK_SPDIF_TX_DIV 96 11054d254feSAndy Yan #define SCLK_SPDIF_TX_DIV50 97 11154d254feSAndy Yan #define SCLK_SPDIF_TX 98 11254d254feSAndy Yan #define SCLK_SPDIF_RX_DIV 99 11354d254feSAndy Yan #define SCLK_SPDIF_RX_DIV50 100 11454d254feSAndy Yan #define SCLK_SPDIF_RX 101 1154af5b92cSFinley Xiao #define SCLK_I2S0_8CH_TX_MUX 102 1164af5b92cSFinley Xiao #define SCLK_I2S0_8CH_RX_MUX 103 1174af5b92cSFinley Xiao #define SCLK_I2S1_8CH_TX_MUX 104 1184af5b92cSFinley Xiao #define SCLK_I2S1_8CH_RX_MUX 105 1194af5b92cSFinley Xiao #define SCLK_I2S2_8CH_TX_MUX 106 1204af5b92cSFinley Xiao #define SCLK_I2S2_8CH_RX_MUX 107 1214af5b92cSFinley Xiao #define SCLK_I2S3_8CH_TX_MUX 108 1224af5b92cSFinley Xiao #define SCLK_I2S3_8CH_RX_MUX 109 1234af5b92cSFinley Xiao #define SCLK_I2S0_8CH_TX_SRC 110 1244af5b92cSFinley Xiao #define SCLK_I2S0_8CH_RX_SRC 111 1254af5b92cSFinley Xiao #define SCLK_I2S1_8CH_TX_SRC 112 1264af5b92cSFinley Xiao #define SCLK_I2S1_8CH_RX_SRC 113 1274af5b92cSFinley Xiao #define SCLK_I2S2_8CH_TX_SRC 114 1284af5b92cSFinley Xiao #define SCLK_I2S2_8CH_RX_SRC 115 1294af5b92cSFinley Xiao #define SCLK_I2S3_8CH_TX_SRC 116 1304af5b92cSFinley Xiao #define SCLK_I2S3_8CH_RX_SRC 117 1314af5b92cSFinley Xiao #define SCLK_I2S0_2CH_SRC 118 1324af5b92cSFinley Xiao #define SCLK_I2S1_2CH_SRC 119 133*ad88c317SZhiZhan Chen #define SCLK_PWM1 120 134*ad88c317SZhiZhan Chen #define SCLK_PWM2 121 13554d254feSAndy Yan 13654d254feSAndy Yan /* dclk */ 137f992fe33SYu YongZhen #define DCLK_VOP 125 13854d254feSAndy Yan 13954d254feSAndy Yan /* aclk */ 1404af5b92cSFinley Xiao #define ACLK_BUS_SRC 130 14154d254feSAndy Yan #define ACLK_BUS 131 1424af5b92cSFinley Xiao #define ACLK_PERI_SRC 132 1434af5b92cSFinley Xiao #define ACLK_PERI 133 1444af5b92cSFinley Xiao #define ACLK_MAC 134 1454af5b92cSFinley Xiao #define ACLK_CRYPTO 135 1464af5b92cSFinley Xiao #define ACLK_VOP 136 1474af5b92cSFinley Xiao #define ACLK_GIC 137 1484af5b92cSFinley Xiao #define ACLK_DMAC0 138 1494af5b92cSFinley Xiao #define ACLK_DMAC1 139 15054d254feSAndy Yan 15154d254feSAndy Yan /* hclk */ 15254d254feSAndy Yan #define HCLK_BUS 150 15354d254feSAndy Yan #define HCLK_PERI 151 15454d254feSAndy Yan #define HCLK_AUDIO 152 15554d254feSAndy Yan #define HCLK_NANDC 153 15654d254feSAndy Yan #define HCLK_SDMMC 154 15754d254feSAndy Yan #define HCLK_SDIO 155 15854d254feSAndy Yan #define HCLK_EMMC 156 15954d254feSAndy Yan #define HCLK_SFC 157 16054d254feSAndy Yan #define HCLK_OTG 158 16154d254feSAndy Yan #define HCLK_HOST 159 16254d254feSAndy Yan #define HCLK_HOST_ARB 160 16354d254feSAndy Yan #define HCLK_PDM 161 16454d254feSAndy Yan #define HCLK_SPDIFTX 162 16554d254feSAndy Yan #define HCLK_SPDIFRX 163 16654d254feSAndy Yan #define HCLK_I2S0_8CH 164 16754d254feSAndy Yan #define HCLK_I2S1_8CH 165 16854d254feSAndy Yan #define HCLK_I2S2_8CH 166 16954d254feSAndy Yan #define HCLK_I2S3_8CH 167 17054d254feSAndy Yan #define HCLK_I2S0_2CH 168 17154d254feSAndy Yan #define HCLK_I2S1_2CH 169 17254d254feSAndy Yan #define HCLK_VAD 170 17354d254feSAndy Yan #define HCLK_CRYPTO 171 17454d254feSAndy Yan #define HCLK_VOP 172 17554d254feSAndy Yan 17654d254feSAndy Yan /* pclk */ 17754d254feSAndy Yan #define PCLK_BUS 190 17854d254feSAndy Yan #define PCLK_DDR 191 17954d254feSAndy Yan #define PCLK_PERI 192 18054d254feSAndy Yan #define PCLK_PMU 193 18154d254feSAndy Yan #define PCLK_AUDIO 194 1824af5b92cSFinley Xiao #define PCLK_MAC 195 18354d254feSAndy Yan #define PCLK_ACODEC 196 18454d254feSAndy Yan #define PCLK_UART0 197 18554d254feSAndy Yan #define PCLK_UART1 198 18654d254feSAndy Yan #define PCLK_UART2 199 18754d254feSAndy Yan #define PCLK_UART3 200 18854d254feSAndy Yan #define PCLK_UART4 201 18954d254feSAndy Yan #define PCLK_I2C0 202 19054d254feSAndy Yan #define PCLK_I2C1 203 19154d254feSAndy Yan #define PCLK_I2C2 204 19254d254feSAndy Yan #define PCLK_I2C3 205 19354d254feSAndy Yan #define PCLK_PWM 206 19454d254feSAndy Yan #define PCLK_SPI0 207 19554d254feSAndy Yan #define PCLK_SPI1 208 19654d254feSAndy Yan #define PCLK_SPI2 209 19754d254feSAndy Yan #define PCLK_SARADC 210 19854d254feSAndy Yan #define PCLK_TSADC 211 19954d254feSAndy Yan #define PCLK_TIMER 212 20054d254feSAndy Yan #define PCLK_OTP_NS 213 2014af5b92cSFinley Xiao #define PCLK_WDT 214 20254d254feSAndy Yan #define PCLK_GPIO0 215 20354d254feSAndy Yan #define PCLK_GPIO1 216 20454d254feSAndy Yan #define PCLK_GPIO2 217 20554d254feSAndy Yan #define PCLK_GPIO3 218 20654d254feSAndy Yan #define PCLK_GPIO4 219 20754d254feSAndy Yan #define PCLK_SGRF 220 20854d254feSAndy Yan #define PCLK_GRF 221 20954d254feSAndy Yan #define PCLK_USBSD_DET 222 21054d254feSAndy Yan #define PCLK_DDR_UPCTL 223 21154d254feSAndy Yan #define PCLK_DDR_MON 224 21254d254feSAndy Yan #define PCLK_DDRPHY 225 21354d254feSAndy Yan #define PCLK_DDR_STDBY 226 21454d254feSAndy Yan #define PCLK_USB_GRF 227 21554d254feSAndy Yan #define PCLK_CRU 228 21654d254feSAndy Yan #define PCLK_OTP_PHY 229 21754d254feSAndy Yan #define PCLK_CPU_BOOST 230 21854d254feSAndy Yan 21954d254feSAndy Yan #define CLK_NR_CLKS (PCLK_CPU_BOOST + 1) 22054d254feSAndy Yan 22154d254feSAndy Yan /* soft-reset indices */ 22254d254feSAndy Yan 22354d254feSAndy Yan /* cru_softrst_con0 */ 22454d254feSAndy Yan #define SRST_CORE0_PO 0 22554d254feSAndy Yan #define SRST_CORE1_PO 1 22654d254feSAndy Yan #define SRST_CORE2_PO 2 22754d254feSAndy Yan #define SRST_CORE3_PO 3 22854d254feSAndy Yan #define SRST_CORE0 4 22954d254feSAndy Yan #define SRST_CORE1 5 23054d254feSAndy Yan #define SRST_CORE2 6 23154d254feSAndy Yan #define SRST_CORE3 7 23254d254feSAndy Yan #define SRST_CORE0_DBG 8 23354d254feSAndy Yan #define SRST_CORE1_DBG 9 23454d254feSAndy Yan #define SRST_CORE2_DBG 10 23554d254feSAndy Yan #define SRST_CORE3_DBG 11 23654d254feSAndy Yan #define SRST_TOPDBG 12 23754d254feSAndy Yan #define SRST_CORE_NOC 13 23854d254feSAndy Yan #define SRST_STRC_A 14 23954d254feSAndy Yan #define SRST_L2C 15 24054d254feSAndy Yan 24154d254feSAndy Yan /* cru_softrst_con1 */ 24254d254feSAndy Yan #define SRST_DAP 16 24354d254feSAndy Yan #define SRST_CORE_PVTM 17 24454d254feSAndy Yan #define SRST_CORE_PRF 18 24554d254feSAndy Yan #define SRST_CORE_GRF 19 24654d254feSAndy Yan #define SRST_DDRUPCTL 20 24754d254feSAndy Yan #define SRST_DDRUPCTL_P 22 24854d254feSAndy Yan #define SRST_MSCH 23 24954d254feSAndy Yan #define SRST_DDRMON_P 25 25054d254feSAndy Yan #define SRST_DDRSTDBY_P 26 25154d254feSAndy Yan #define SRST_DDRSTDBY 27 25254d254feSAndy Yan #define SRST_DDRPHY 28 25354d254feSAndy Yan #define SRST_DDRPHY_DIV 29 25454d254feSAndy Yan #define SRST_DDRPHY_P 30 25554d254feSAndy Yan 25654d254feSAndy Yan /* cru_softrst_con2 */ 25754d254feSAndy Yan #define SRST_BUS_NIU_H 32 25854d254feSAndy Yan #define SRST_USB_NIU_P 33 25954d254feSAndy Yan #define SRST_CRYPTO_A 34 26054d254feSAndy Yan #define SRST_CRYPTO_H 35 26154d254feSAndy Yan #define SRST_CRYPTO 36 26254d254feSAndy Yan #define SRST_CRYPTO_APK 37 26354d254feSAndy Yan #define SRST_VOP_A 38 26454d254feSAndy Yan #define SRST_VOP_H 39 26554d254feSAndy Yan #define SRST_VOP_D 40 26654d254feSAndy Yan #define SRST_INTMEM_A 41 26754d254feSAndy Yan #define SRST_ROM_H 42 26854d254feSAndy Yan #define SRST_GIC_A 43 26954d254feSAndy Yan #define SRST_UART0_P 44 27054d254feSAndy Yan #define SRST_UART0 45 27154d254feSAndy Yan #define SRST_UART1_P 46 27254d254feSAndy Yan #define SRST_UART1 47 27354d254feSAndy Yan 27454d254feSAndy Yan /* cru_softrst_con3 */ 27554d254feSAndy Yan #define SRST_UART2_P 48 27654d254feSAndy Yan #define SRST_UART2 49 27754d254feSAndy Yan #define SRST_UART3_P 50 27854d254feSAndy Yan #define SRST_UART3 51 27954d254feSAndy Yan #define SRST_UART4_P 52 28054d254feSAndy Yan #define SRST_UART4 53 28154d254feSAndy Yan #define SRST_I2C0_P 54 28254d254feSAndy Yan #define SRST_I2C0 55 28354d254feSAndy Yan #define SRST_I2C1_P 56 28454d254feSAndy Yan #define SRST_I2C1 57 28554d254feSAndy Yan #define SRST_I2C2_P 58 28654d254feSAndy Yan #define SRST_I2C2 59 28754d254feSAndy Yan #define SRST_I2C3_P 60 28854d254feSAndy Yan #define SRST_I2C3 61 28954d254feSAndy Yan #define SRST_PWM_P 62 29054d254feSAndy Yan #define SRST_PWM 63 29154d254feSAndy Yan 29254d254feSAndy Yan /* cru_softrst_con4 */ 29354d254feSAndy Yan #define SRST_SPI0_P 64 29454d254feSAndy Yan #define SRST_SPI0 65 29554d254feSAndy Yan #define SRST_SPI1_P 66 29654d254feSAndy Yan #define SRST_SPI1 67 29754d254feSAndy Yan #define SRST_SPI2_P 68 29854d254feSAndy Yan #define SRST_SPI2 69 29954d254feSAndy Yan #define SRST_SARADC_P 70 30054d254feSAndy Yan #define SRST_TSADC_P 71 30154d254feSAndy Yan #define SRST_TSADC 72 30254d254feSAndy Yan #define SRST_TIMER0_P 73 30354d254feSAndy Yan #define SRST_TIMER0 74 30454d254feSAndy Yan #define SRST_TIMER1 75 30554d254feSAndy Yan #define SRST_TIMER2 76 30654d254feSAndy Yan #define SRST_TIMER3 77 30754d254feSAndy Yan #define SRST_TIMER4 78 30854d254feSAndy Yan #define SRST_TIMER5 79 30954d254feSAndy Yan 31054d254feSAndy Yan /* cru_softrst_con5 */ 31154d254feSAndy Yan #define SRST_OTP_NS_P 80 31254d254feSAndy Yan #define SRST_OTP_NS_SBPI 81 31354d254feSAndy Yan #define SRST_OTP_NS_USR 82 31454d254feSAndy Yan #define SRST_OTP_PHY_P 83 31554d254feSAndy Yan #define SRST_OTP_PHY 84 31654d254feSAndy Yan #define SRST_GPIO0_P 86 31754d254feSAndy Yan #define SRST_GPIO1_P 87 31854d254feSAndy Yan #define SRST_GPIO2_P 88 31954d254feSAndy Yan #define SRST_GPIO3_P 89 32054d254feSAndy Yan #define SRST_GPIO4_P 90 32154d254feSAndy Yan #define SRST_GRF_P 91 32254d254feSAndy Yan #define SRST_USBSD_DET_P 92 32354d254feSAndy Yan #define SRST_PMU 93 32454d254feSAndy Yan #define SRST_PMU_PVTM 94 32554d254feSAndy Yan #define SRST_USB_GRF_P 95 32654d254feSAndy Yan 32754d254feSAndy Yan /* cru_softrst_con6 */ 32854d254feSAndy Yan #define SRST_CPU_BOOST 96 32954d254feSAndy Yan #define SRST_CPU_BOOST_P 97 33054d254feSAndy Yan #define SRST_PERI_NIU_A 104 33154d254feSAndy Yan #define SRST_PERI_NIU_H 105 33254d254feSAndy Yan #define SRST_PERI_NIU_p 106 33354d254feSAndy Yan #define SRST_USB2OTG_H 107 33454d254feSAndy Yan #define SRST_USB2OTG 108 33554d254feSAndy Yan #define SRST_USB2OTG_ADP 109 33654d254feSAndy Yan #define SRST_USB2HOST_H 110 33754d254feSAndy Yan #define SRST_USB2HOST_ARB_H 111 33854d254feSAndy Yan 33954d254feSAndy Yan /* cru_softrst_con7 */ 34054d254feSAndy Yan #define SRST_USB2HOST_AUX_H 112 34154d254feSAndy Yan #define SRST_USB2HOST_EHCI 113 34254d254feSAndy Yan #define SRST_USB2HOST 114 34354d254feSAndy Yan #define SRST_USBPHYPOR 115 34454d254feSAndy Yan #define SRST_UTMI0 116 34554d254feSAndy Yan #define SRST_UTMI1 117 34654d254feSAndy Yan #define SRST_SDIO_H 118 34754d254feSAndy Yan #define SRST_EMMC_H 119 34854d254feSAndy Yan #define SRST_SFC_H 120 34954d254feSAndy Yan #define SRST_SFC 121 35054d254feSAndy Yan #define SRST_SD_H 122 35154d254feSAndy Yan #define SRST_NANDC_H 123 35254d254feSAndy Yan #define SRST_NANDC_N 124 3534af5b92cSFinley Xiao #define SRST_MAC_A 125 35454d254feSAndy Yan 35554d254feSAndy Yan /* cru_softrst_con8 */ 35654d254feSAndy Yan #define SRST_AUDIO_NIU_H 128 35754d254feSAndy Yan #define SRST_AUDIO_NIU_P 129 35854d254feSAndy Yan #define SRST_PDM_H 130 35954d254feSAndy Yan #define SRST_PDM_M 131 36054d254feSAndy Yan #define SRST_SPDIFTX_H 132 36154d254feSAndy Yan #define SRST_SPDIFTX_M 133 36254d254feSAndy Yan #define SRST_SPDIFRX_H 134 36354d254feSAndy Yan #define SRST_SPDIFRX_M 135 36454d254feSAndy Yan #define SRST_I2S0_8CH_H 136 36554d254feSAndy Yan #define SRST_I2S0_8CH_TX_M 137 36654d254feSAndy Yan #define SRST_I2S0_8CH_RX_M 138 36754d254feSAndy Yan #define SRST_I2S1_8CH_H 139 36854d254feSAndy Yan #define SRST_I2S1_8CH_TX_M 140 36954d254feSAndy Yan #define SRST_I2S1_8CH_RX_M 141 37054d254feSAndy Yan #define SRST_I2S2_8CH_H 142 37154d254feSAndy Yan #define SRST_I2S2_8CH_TX_M 143 37254d254feSAndy Yan 37354d254feSAndy Yan /* cru_softrst_con9 */ 37454d254feSAndy Yan #define SRST_I2S2_8CH_RX_M 144 37554d254feSAndy Yan #define SRST_I2S3_8CH_H 145 37654d254feSAndy Yan #define SRST_I2S3_8CH_TX_M 146 37754d254feSAndy Yan #define SRST_I2S3_8CH_RX_M 147 37854d254feSAndy Yan #define SRST_I2S0_2CH_H 148 37954d254feSAndy Yan #define SRST_I2S0_2CH_M 149 38054d254feSAndy Yan #define SRST_I2S1_2CH_H 150 38154d254feSAndy Yan #define SRST_I2S1_2CH_M 151 38254d254feSAndy Yan #define SRST_VAD_H 152 38354d254feSAndy Yan #define SRST_ACODEC_P 153 38454d254feSAndy Yan 38554d254feSAndy Yan #endif 386