xref: /rk3399_rockchip-uboot/include/dt-bindings/clock/rk3228-cru.h (revision b647442ce8a3c191677155ff29ca0c41dc8c6d0c)
1*b647442cSKever Yang /*
2*b647442cSKever Yang  * (C) Copyright 2017 Rockchip Electronics Co., Ltd.
3*b647442cSKever Yang  *
4*b647442cSKever Yang  * SPDX-License-Identifier:     GPL-2.0+
5*b647442cSKever Yang  */
6*b647442cSKever Yang 
7*b647442cSKever Yang #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H
8*b647442cSKever Yang #define _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H
9*b647442cSKever Yang 
10*b647442cSKever Yang /* core clocks */
11*b647442cSKever Yang #define PLL_APLL		1
12*b647442cSKever Yang #define PLL_DPLL		2
13*b647442cSKever Yang #define PLL_CPLL		3
14*b647442cSKever Yang #define PLL_GPLL		4
15*b647442cSKever Yang #define ARMCLK			5
16*b647442cSKever Yang 
17*b647442cSKever Yang /* sclk gates (special clocks) */
18*b647442cSKever Yang #define SCLK_SPI0		65
19*b647442cSKever Yang #define SCLK_NANDC		67
20*b647442cSKever Yang #define SCLK_SDMMC		68
21*b647442cSKever Yang #define SCLK_SDIO		69
22*b647442cSKever Yang #define SCLK_EMMC		71
23*b647442cSKever Yang #define SCLK_TSADC		72
24*b647442cSKever Yang #define SCLK_UART0		77
25*b647442cSKever Yang #define SCLK_UART1		78
26*b647442cSKever Yang #define SCLK_UART2		79
27*b647442cSKever Yang #define SCLK_I2S0		80
28*b647442cSKever Yang #define SCLK_I2S1		81
29*b647442cSKever Yang #define SCLK_I2S2		82
30*b647442cSKever Yang #define SCLK_SPDIF		83
31*b647442cSKever Yang #define SCLK_TIMER0		85
32*b647442cSKever Yang #define SCLK_TIMER1		86
33*b647442cSKever Yang #define SCLK_TIMER2		87
34*b647442cSKever Yang #define SCLK_TIMER3		88
35*b647442cSKever Yang #define SCLK_TIMER4		89
36*b647442cSKever Yang #define SCLK_TIMER5		90
37*b647442cSKever Yang #define SCLK_I2S_OUT		113
38*b647442cSKever Yang #define SCLK_SDMMC_DRV		114
39*b647442cSKever Yang #define SCLK_SDIO_DRV		115
40*b647442cSKever Yang #define SCLK_EMMC_DRV		117
41*b647442cSKever Yang #define SCLK_SDMMC_SAMPLE	118
42*b647442cSKever Yang #define SCLK_SDIO_SAMPLE	119
43*b647442cSKever Yang #define SCLK_EMMC_SAMPLE	121
44*b647442cSKever Yang #define SCLK_VOP		122
45*b647442cSKever Yang #define SCLK_HDMI_HDCP		123
46*b647442cSKever Yang #define SCLK_MAC_SRC		124
47*b647442cSKever Yang #define SCLK_MAC_EXTCLK		125
48*b647442cSKever Yang #define SCLK_MAC		126
49*b647442cSKever Yang #define SCLK_MAC_REFOUT		127
50*b647442cSKever Yang #define SCLK_MAC_REF		128
51*b647442cSKever Yang #define SCLK_MAC_RX		129
52*b647442cSKever Yang #define SCLK_MAC_TX		130
53*b647442cSKever Yang #define SCLK_MAC_PHY		131
54*b647442cSKever Yang #define SCLK_MAC_OUT		132
55*b647442cSKever Yang 
56*b647442cSKever Yang /* dclk gates */
57*b647442cSKever Yang #define DCLK_VOP		190
58*b647442cSKever Yang #define DCLK_HDMI_PHY		191
59*b647442cSKever Yang 
60*b647442cSKever Yang /* aclk gates */
61*b647442cSKever Yang #define ACLK_DMAC		194
62*b647442cSKever Yang #define ACLK_PERI		210
63*b647442cSKever Yang #define ACLK_VOP		211
64*b647442cSKever Yang #define ACLK_GMAC		212
65*b647442cSKever Yang 
66*b647442cSKever Yang /* pclk gates */
67*b647442cSKever Yang #define PCLK_GPIO0		320
68*b647442cSKever Yang #define PCLK_GPIO1		321
69*b647442cSKever Yang #define PCLK_GPIO2		322
70*b647442cSKever Yang #define PCLK_GPIO3		323
71*b647442cSKever Yang #define PCLK_GRF		329
72*b647442cSKever Yang #define PCLK_I2C0		332
73*b647442cSKever Yang #define PCLK_I2C1		333
74*b647442cSKever Yang #define PCLK_I2C2		334
75*b647442cSKever Yang #define PCLK_I2C3		335
76*b647442cSKever Yang #define PCLK_SPI0		338
77*b647442cSKever Yang #define PCLK_UART0		341
78*b647442cSKever Yang #define PCLK_UART1		342
79*b647442cSKever Yang #define PCLK_UART2		343
80*b647442cSKever Yang #define PCLK_TSADC		344
81*b647442cSKever Yang #define PCLK_PWM		350
82*b647442cSKever Yang #define PCLK_TIMER		353
83*b647442cSKever Yang #define PCLK_PERI		363
84*b647442cSKever Yang #define PCLK_HDMI_CTRL		364
85*b647442cSKever Yang #define PCLK_HDMI_PHY		365
86*b647442cSKever Yang #define PCLK_GMAC		367
87*b647442cSKever Yang 
88*b647442cSKever Yang /* hclk gates */
89*b647442cSKever Yang #define HCLK_I2S0_8CH		442
90*b647442cSKever Yang #define HCLK_I2S1_8CH		443
91*b647442cSKever Yang #define HCLK_I2S2_2CH		444
92*b647442cSKever Yang #define HCLK_SPDIF_8CH		445
93*b647442cSKever Yang #define HCLK_VOP		452
94*b647442cSKever Yang #define HCLK_NANDC		453
95*b647442cSKever Yang #define HCLK_SDMMC		456
96*b647442cSKever Yang #define HCLK_SDIO		457
97*b647442cSKever Yang #define HCLK_EMMC		459
98*b647442cSKever Yang #define HCLK_PERI		478
99*b647442cSKever Yang 
100*b647442cSKever Yang #define CLK_NR_CLKS		(HCLK_PERI + 1)
101*b647442cSKever Yang 
102*b647442cSKever Yang /* soft-reset indices */
103*b647442cSKever Yang #define SRST_CORE0_PO		0
104*b647442cSKever Yang #define SRST_CORE1_PO		1
105*b647442cSKever Yang #define SRST_CORE2_PO		2
106*b647442cSKever Yang #define SRST_CORE3_PO		3
107*b647442cSKever Yang #define SRST_CORE0		4
108*b647442cSKever Yang #define SRST_CORE1		5
109*b647442cSKever Yang #define SRST_CORE2		6
110*b647442cSKever Yang #define SRST_CORE3		7
111*b647442cSKever Yang #define SRST_CORE0_DBG		8
112*b647442cSKever Yang #define SRST_CORE1_DBG		9
113*b647442cSKever Yang #define SRST_CORE2_DBG		10
114*b647442cSKever Yang #define SRST_CORE3_DBG		11
115*b647442cSKever Yang #define SRST_TOPDBG		12
116*b647442cSKever Yang #define SRST_ACLK_CORE		13
117*b647442cSKever Yang #define SRST_NOC		14
118*b647442cSKever Yang #define SRST_L2C		15
119*b647442cSKever Yang 
120*b647442cSKever Yang #define SRST_CPUSYS_H		18
121*b647442cSKever Yang #define SRST_BUSSYS_H		19
122*b647442cSKever Yang #define SRST_SPDIF		20
123*b647442cSKever Yang #define SRST_INTMEM		21
124*b647442cSKever Yang #define SRST_ROM		22
125*b647442cSKever Yang #define SRST_OTG_ADP		23
126*b647442cSKever Yang #define SRST_I2S0		24
127*b647442cSKever Yang #define SRST_I2S1		25
128*b647442cSKever Yang #define SRST_I2S2		26
129*b647442cSKever Yang #define SRST_ACODEC_P		27
130*b647442cSKever Yang #define SRST_DFIMON		28
131*b647442cSKever Yang #define SRST_MSCH		29
132*b647442cSKever Yang #define SRST_EFUSE1024		30
133*b647442cSKever Yang #define SRST_EFUSE256		31
134*b647442cSKever Yang 
135*b647442cSKever Yang #define SRST_GPIO0		32
136*b647442cSKever Yang #define SRST_GPIO1		33
137*b647442cSKever Yang #define SRST_GPIO2		34
138*b647442cSKever Yang #define SRST_GPIO3		35
139*b647442cSKever Yang #define SRST_PERIPH_NOC_A	36
140*b647442cSKever Yang #define SRST_PERIPH_NOC_BUS_H	37
141*b647442cSKever Yang #define SRST_PERIPH_NOC_P	38
142*b647442cSKever Yang #define SRST_UART0		39
143*b647442cSKever Yang #define SRST_UART1		40
144*b647442cSKever Yang #define SRST_UART2		41
145*b647442cSKever Yang #define SRST_PHYNOC		42
146*b647442cSKever Yang #define SRST_I2C0		43
147*b647442cSKever Yang #define SRST_I2C1		44
148*b647442cSKever Yang #define SRST_I2C2		45
149*b647442cSKever Yang #define SRST_I2C3		46
150*b647442cSKever Yang 
151*b647442cSKever Yang #define SRST_PWM		48
152*b647442cSKever Yang #define SRST_A53_GIC		49
153*b647442cSKever Yang #define SRST_DAP		51
154*b647442cSKever Yang #define SRST_DAP_NOC		52
155*b647442cSKever Yang #define SRST_CRYPTO		53
156*b647442cSKever Yang #define SRST_SGRF		54
157*b647442cSKever Yang #define SRST_GRF		55
158*b647442cSKever Yang #define SRST_GMAC		56
159*b647442cSKever Yang #define SRST_PERIPH_NOC_H	58
160*b647442cSKever Yang #define SRST_MACPHY		63
161*b647442cSKever Yang 
162*b647442cSKever Yang #define SRST_DMA		64
163*b647442cSKever Yang #define SRST_NANDC		68
164*b647442cSKever Yang #define SRST_USBOTG		69
165*b647442cSKever Yang #define SRST_OTGC		70
166*b647442cSKever Yang #define SRST_USBHOST0		71
167*b647442cSKever Yang #define SRST_HOST_CTRL0		72
168*b647442cSKever Yang #define SRST_USBHOST1		73
169*b647442cSKever Yang #define SRST_HOST_CTRL1		74
170*b647442cSKever Yang #define SRST_USBHOST2		75
171*b647442cSKever Yang #define SRST_HOST_CTRL2		76
172*b647442cSKever Yang #define SRST_USBPOR0		77
173*b647442cSKever Yang #define SRST_USBPOR1		78
174*b647442cSKever Yang #define SRST_DDRMSCH		79
175*b647442cSKever Yang 
176*b647442cSKever Yang #define SRST_SMART_CARD		80
177*b647442cSKever Yang #define SRST_SDMMC		81
178*b647442cSKever Yang #define SRST_SDIO		82
179*b647442cSKever Yang #define SRST_EMMC		83
180*b647442cSKever Yang #define SRST_SPI		84
181*b647442cSKever Yang #define SRST_TSP_H		85
182*b647442cSKever Yang #define SRST_TSP		86
183*b647442cSKever Yang #define SRST_TSADC		87
184*b647442cSKever Yang #define SRST_DDRPHY		88
185*b647442cSKever Yang #define SRST_DDRPHY_P		89
186*b647442cSKever Yang #define SRST_DDRCTRL		90
187*b647442cSKever Yang #define SRST_DDRCTRL_P		91
188*b647442cSKever Yang #define SRST_HOST0_ECHI		92
189*b647442cSKever Yang #define SRST_HOST1_ECHI		93
190*b647442cSKever Yang #define SRST_HOST2_ECHI		94
191*b647442cSKever Yang #define SRST_VOP_NOC_A		95
192*b647442cSKever Yang 
193*b647442cSKever Yang #define SRST_HDMI_P		96
194*b647442cSKever Yang #define SRST_VIO_ARBI_H		97
195*b647442cSKever Yang #define SRST_IEP_NOC_A		98
196*b647442cSKever Yang #define SRST_VIO_NOC_H		99
197*b647442cSKever Yang #define SRST_VOP_A		100
198*b647442cSKever Yang #define SRST_VOP_H		101
199*b647442cSKever Yang #define SRST_VOP_D		102
200*b647442cSKever Yang #define SRST_UTMI0		103
201*b647442cSKever Yang #define SRST_UTMI1		104
202*b647442cSKever Yang #define SRST_UTMI2		105
203*b647442cSKever Yang #define SRST_UTMI3		106
204*b647442cSKever Yang #define SRST_RGA		107
205*b647442cSKever Yang #define SRST_RGA_NOC_A		108
206*b647442cSKever Yang #define SRST_RGA_A		109
207*b647442cSKever Yang #define SRST_RGA_H		110
208*b647442cSKever Yang #define SRST_HDCP_A		111
209*b647442cSKever Yang 
210*b647442cSKever Yang #define SRST_VPU_A		112
211*b647442cSKever Yang #define SRST_VPU_H		113
212*b647442cSKever Yang #define SRST_VPU_NOC_A		116
213*b647442cSKever Yang #define SRST_VPU_NOC_H		117
214*b647442cSKever Yang #define SRST_RKVDEC_A		118
215*b647442cSKever Yang #define SRST_RKVDEC_NOC_A	119
216*b647442cSKever Yang #define SRST_RKVDEC_H		120
217*b647442cSKever Yang #define SRST_RKVDEC_NOC_H	121
218*b647442cSKever Yang #define SRST_RKVDEC_CORE	122
219*b647442cSKever Yang #define SRST_RKVDEC_CABAC	123
220*b647442cSKever Yang #define SRST_IEP_A		124
221*b647442cSKever Yang #define SRST_IEP_H		125
222*b647442cSKever Yang #define SRST_GPU_A		126
223*b647442cSKever Yang #define SRST_GPU_NOC_A		127
224*b647442cSKever Yang 
225*b647442cSKever Yang #define SRST_CORE_DBG		128
226*b647442cSKever Yang #define SRST_DBG_P		129
227*b647442cSKever Yang #define SRST_TIMER0		130
228*b647442cSKever Yang #define SRST_TIMER1		131
229*b647442cSKever Yang #define SRST_TIMER2		132
230*b647442cSKever Yang #define SRST_TIMER3		133
231*b647442cSKever Yang #define SRST_TIMER4		134
232*b647442cSKever Yang #define SRST_TIMER5		135
233*b647442cSKever Yang #define SRST_VIO_H2P		136
234*b647442cSKever Yang #define SRST_HDMIPHY		139
235*b647442cSKever Yang #define SRST_VDAC		140
236*b647442cSKever Yang #define SRST_TIMER_6CH_P	141
237*b647442cSKever Yang 
238*b647442cSKever Yang #endif
239