1fc0fada0Shuang lin /* 2fc0fada0Shuang lin * Copyright (c) 2014 MundoReader S.L. 3fc0fada0Shuang lin * Author: Heiko Stuebner <heiko@sntech.de> 4fc0fada0Shuang lin * 5fc0fada0Shuang lin * SPDX-License-Identifier: GPL-2.0+ 6fc0fada0Shuang lin */ 7fc0fada0Shuang lin 8fc0fada0Shuang lin #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3036_H 9fc0fada0Shuang lin #define _DT_BINDINGS_CLK_ROCKCHIP_RK3036_H 10fc0fada0Shuang lin 11fc0fada0Shuang lin /* core clocks */ 12fc0fada0Shuang lin #define PLL_APLL 1 13fc0fada0Shuang lin #define PLL_DPLL 2 14fc0fada0Shuang lin #define PLL_GPLL 3 15fc0fada0Shuang lin #define ARMCLK 4 16fc0fada0Shuang lin 17fc0fada0Shuang lin /* sclk gates (special clocks) */ 18fc0fada0Shuang lin #define SCLK_GPU 64 19fc0fada0Shuang lin #define SCLK_SPI 65 20fc0fada0Shuang lin #define SCLK_SDMMC 68 21fc0fada0Shuang lin #define SCLK_SDIO 69 22fc0fada0Shuang lin #define SCLK_EMMC 71 23fc0fada0Shuang lin #define SCLK_NANDC 76 24fc0fada0Shuang lin #define SCLK_UART0 77 25fc0fada0Shuang lin #define SCLK_UART1 78 26fc0fada0Shuang lin #define SCLK_UART2 79 27fc0fada0Shuang lin #define SCLK_I2S 82 28fc0fada0Shuang lin #define SCLK_SPDIF 83 29fc0fada0Shuang lin #define SCLK_TIMER0 85 30fc0fada0Shuang lin #define SCLK_TIMER1 86 31fc0fada0Shuang lin #define SCLK_TIMER2 87 32fc0fada0Shuang lin #define SCLK_TIMER3 88 33fc0fada0Shuang lin #define SCLK_OTGPHY0 93 34fc0fada0Shuang lin #define SCLK_LCDC 100 35fc0fada0Shuang lin #define SCLK_HDMI 109 36fc0fada0Shuang lin #define SCLK_HEVC 111 37fc0fada0Shuang lin #define SCLK_I2S_OUT 113 38fc0fada0Shuang lin #define SCLK_SDMMC_DRV 114 39fc0fada0Shuang lin #define SCLK_SDIO_DRV 115 40fc0fada0Shuang lin #define SCLK_EMMC_DRV 117 41fc0fada0Shuang lin #define SCLK_SDMMC_SAMPLE 118 42fc0fada0Shuang lin #define SCLK_SDIO_SAMPLE 119 43fc0fada0Shuang lin #define SCLK_EMMC_SAMPLE 121 44fc0fada0Shuang lin #define SCLK_PVTM_CORE 123 45fc0fada0Shuang lin #define SCLK_PVTM_GPU 124 46fc0fada0Shuang lin #define SCLK_PVTM_VIDEO 125 47fc0fada0Shuang lin #define SCLK_MAC 151 48fc0fada0Shuang lin #define SCLK_MACREF 152 49fc0fada0Shuang lin #define SCLK_SFC 160 50fc0fada0Shuang lin 51fc0fada0Shuang lin #define DCLK_LCDC 190 52fc0fada0Shuang lin 53fc0fada0Shuang lin /* aclk gates */ 54fc0fada0Shuang lin #define ACLK_DMAC2 194 55fc0fada0Shuang lin #define ACLK_LCDC 197 56fc0fada0Shuang lin #define ACLK_VIO 203 57fc0fada0Shuang lin #define ACLK_VCODEC 208 58fc0fada0Shuang lin #define ACLK_CPU 209 59fc0fada0Shuang lin #define ACLK_PERI 210 60fc0fada0Shuang lin 61fc0fada0Shuang lin /* pclk gates */ 62fc0fada0Shuang lin #define PCLK_GPIO0 320 63fc0fada0Shuang lin #define PCLK_GPIO1 321 64fc0fada0Shuang lin #define PCLK_GPIO2 322 65fc0fada0Shuang lin #define PCLK_GRF 329 66fc0fada0Shuang lin #define PCLK_I2C0 332 67fc0fada0Shuang lin #define PCLK_I2C1 333 68fc0fada0Shuang lin #define PCLK_I2C2 334 69fc0fada0Shuang lin #define PCLK_SPI 338 70fc0fada0Shuang lin #define PCLK_UART0 341 71fc0fada0Shuang lin #define PCLK_UART1 342 72fc0fada0Shuang lin #define PCLK_UART2 343 73fc0fada0Shuang lin #define PCLK_PWM 350 74fc0fada0Shuang lin #define PCLK_TIMER 353 75fc0fada0Shuang lin #define PCLK_HDMI 360 76fc0fada0Shuang lin #define PCLK_CPU 362 77fc0fada0Shuang lin #define PCLK_PERI 363 78fc0fada0Shuang lin #define PCLK_DDRUPCTL 364 79fc0fada0Shuang lin #define PCLK_WDT 368 80fc0fada0Shuang lin 81fc0fada0Shuang lin /* hclk gates */ 82fc0fada0Shuang lin #define HCLK_OTG0 449 83fc0fada0Shuang lin #define HCLK_OTG1 450 84fc0fada0Shuang lin #define HCLK_NANDC 453 85*fd25a27fSJon Lin #define HCLK_SFC 454 86fc0fada0Shuang lin #define HCLK_SDMMC 456 87fc0fada0Shuang lin #define HCLK_SDIO 457 88fc0fada0Shuang lin #define HCLK_EMMC 459 89fc0fada0Shuang lin #define HCLK_I2S 462 90fc0fada0Shuang lin #define HCLK_LCDC 465 91fc0fada0Shuang lin #define HCLK_ROM 467 92fc0fada0Shuang lin #define HCLK_VIO_BUS 472 93fc0fada0Shuang lin #define HCLK_VCODEC 476 94fc0fada0Shuang lin #define HCLK_CPU 477 95fc0fada0Shuang lin #define HCLK_PERI 478 96fc0fada0Shuang lin 97fc0fada0Shuang lin #define CLK_NR_CLKS (HCLK_PERI + 1) 98fc0fada0Shuang lin 99fc0fada0Shuang lin /* soft-reset indices */ 100fc0fada0Shuang lin #define SRST_CORE0 0 101fc0fada0Shuang lin #define SRST_CORE1 1 102fc0fada0Shuang lin #define SRST_CORE0_DBG 4 103fc0fada0Shuang lin #define SRST_CORE1_DBG 5 104fc0fada0Shuang lin #define SRST_CORE0_POR 8 105fc0fada0Shuang lin #define SRST_CORE1_POR 9 106fc0fada0Shuang lin #define SRST_L2C 12 107fc0fada0Shuang lin #define SRST_TOPDBG 13 108fc0fada0Shuang lin #define SRST_STRC_SYS_A 14 109fc0fada0Shuang lin #define SRST_PD_CORE_NIU 15 110fc0fada0Shuang lin 111fc0fada0Shuang lin #define SRST_TIMER2 16 112fc0fada0Shuang lin #define SRST_CPUSYS_H 17 113fc0fada0Shuang lin #define SRST_AHB2APB_H 19 114fc0fada0Shuang lin #define SRST_TIMER3 20 115fc0fada0Shuang lin #define SRST_INTMEM 21 116fc0fada0Shuang lin #define SRST_ROM 22 117fc0fada0Shuang lin #define SRST_PERI_NIU 23 118fc0fada0Shuang lin #define SRST_I2S 24 119fc0fada0Shuang lin #define SRST_DDR_PLL 25 120fc0fada0Shuang lin #define SRST_GPU_DLL 26 121fc0fada0Shuang lin #define SRST_TIMER0 27 122fc0fada0Shuang lin #define SRST_TIMER1 28 123fc0fada0Shuang lin #define SRST_CORE_DLL 29 124fc0fada0Shuang lin #define SRST_EFUSE_P 30 125fc0fada0Shuang lin #define SRST_ACODEC_P 31 126fc0fada0Shuang lin 127fc0fada0Shuang lin #define SRST_GPIO0 32 128fc0fada0Shuang lin #define SRST_GPIO1 33 129fc0fada0Shuang lin #define SRST_GPIO2 34 130fc0fada0Shuang lin #define SRST_UART0 39 131fc0fada0Shuang lin #define SRST_UART1 40 132fc0fada0Shuang lin #define SRST_UART2 41 133fc0fada0Shuang lin #define SRST_I2C0 43 134fc0fada0Shuang lin #define SRST_I2C1 44 135fc0fada0Shuang lin #define SRST_I2C2 45 136fc0fada0Shuang lin #define SRST_SFC 47 137fc0fada0Shuang lin 138fc0fada0Shuang lin #define SRST_PWM0 48 139fc0fada0Shuang lin #define SRST_DAP 51 140fc0fada0Shuang lin #define SRST_DAP_SYS 52 141fc0fada0Shuang lin #define SRST_GRF 55 142fc0fada0Shuang lin #define SRST_PERIPHSYS_A 57 143fc0fada0Shuang lin #define SRST_PERIPHSYS_H 58 144fc0fada0Shuang lin #define SRST_PERIPHSYS_P 59 145fc0fada0Shuang lin #define SRST_CPU_PERI 61 146fc0fada0Shuang lin #define SRST_EMEM_PERI 62 147fc0fada0Shuang lin #define SRST_USB_PERI 63 148fc0fada0Shuang lin 149fc0fada0Shuang lin #define SRST_DMA2 64 150fc0fada0Shuang lin #define SRST_MAC 66 151fc0fada0Shuang lin #define SRST_NANDC 68 152fc0fada0Shuang lin #define SRST_USBOTG0 69 153fc0fada0Shuang lin #define SRST_OTGC0 71 154fc0fada0Shuang lin #define SRST_USBOTG1 72 155fc0fada0Shuang lin #define SRST_OTGC1 74 156fc0fada0Shuang lin #define SRST_DDRMSCH 79 157fc0fada0Shuang lin 158fc0fada0Shuang lin #define SRST_MMC0 81 159fc0fada0Shuang lin #define SRST_SDIO 82 160fc0fada0Shuang lin #define SRST_EMMC 83 161fc0fada0Shuang lin #define SRST_SPI0 84 162fc0fada0Shuang lin #define SRST_WDT 86 163fc0fada0Shuang lin #define SRST_DDRPHY 88 164fc0fada0Shuang lin #define SRST_DDRPHY_P 89 165fc0fada0Shuang lin #define SRST_DDRCTRL 90 166fc0fada0Shuang lin #define SRST_DDRCTRL_P 91 167fc0fada0Shuang lin 168fc0fada0Shuang lin #define SRST_HDMI_P 96 169fc0fada0Shuang lin #define SRST_VIO_BUS_H 99 170fc0fada0Shuang lin #define SRST_UTMI0 103 171fc0fada0Shuang lin #define SRST_UTMI1 104 172fc0fada0Shuang lin #define SRST_USBPOR 105 173fc0fada0Shuang lin 174fc0fada0Shuang lin #define SRST_VCODEC_A 112 175fc0fada0Shuang lin #define SRST_VCODEC_H 113 176fc0fada0Shuang lin #define SRST_VIO1_A 114 177fc0fada0Shuang lin #define SRST_HEVC 115 178fc0fada0Shuang lin #define SRST_VCODEC_NIU_A 116 179fc0fada0Shuang lin #define SRST_LCDC1_A 117 180fc0fada0Shuang lin #define SRST_LCDC1_H 118 181fc0fada0Shuang lin #define SRST_LCDC1_D 119 182fc0fada0Shuang lin #define SRST_GPU 120 183fc0fada0Shuang lin #define SRST_GPU_NIU_A 122 184fc0fada0Shuang lin 185fc0fada0Shuang lin #define SRST_DBG_P 131 186fc0fada0Shuang lin 187fc0fada0Shuang lin #endif 188