xref: /rk3399_rockchip-uboot/include/dt-bindings/clock/gxbb-clkc.h (revision 4a63a75c8313613da8f11b928c296ed7e08a9d67)
1a3b02a1dSHeiner Kallweit /*
2a3b02a1dSHeiner Kallweit  * GXBB clock tree IDs
3a3b02a1dSHeiner Kallweit  */
4a3b02a1dSHeiner Kallweit 
5a3b02a1dSHeiner Kallweit #ifndef __GXBB_CLKC_H
6a3b02a1dSHeiner Kallweit #define __GXBB_CLKC_H
7a3b02a1dSHeiner Kallweit 
8a3b02a1dSHeiner Kallweit #define CLKID_HDMI_PLL		2
9a3b02a1dSHeiner Kallweit #define CLKID_FCLK_DIV2		4
10a3b02a1dSHeiner Kallweit #define CLKID_FCLK_DIV3		5
11a3b02a1dSHeiner Kallweit #define CLKID_FCLK_DIV4		6
12*4a63a75cSBeniamino Galvani #define CLKID_GP0_PLL		9
13a3b02a1dSHeiner Kallweit #define CLKID_CLK81		12
14a3b02a1dSHeiner Kallweit #define CLKID_MPLL2		15
15*4a63a75cSBeniamino Galvani #define CLKID_SPICC		21
16a3b02a1dSHeiner Kallweit #define CLKID_I2C		22
17a3b02a1dSHeiner Kallweit #define CLKID_SAR_ADC		23
18*4a63a75cSBeniamino Galvani #define CLKID_RNG0		25
19*4a63a75cSBeniamino Galvani #define CLKID_UART0		26
20*4a63a75cSBeniamino Galvani #define CLKID_SPI		34
21a3b02a1dSHeiner Kallweit #define CLKID_ETH		36
22*4a63a75cSBeniamino Galvani #define CLKID_AIU_GLUE		38
23*4a63a75cSBeniamino Galvani #define CLKID_IEC958		39
24*4a63a75cSBeniamino Galvani #define CLKID_I2S_OUT		40
25*4a63a75cSBeniamino Galvani #define CLKID_MIXER_IFACE	44
26*4a63a75cSBeniamino Galvani #define CLKID_AIU		47
27*4a63a75cSBeniamino Galvani #define CLKID_UART1		48
28a3b02a1dSHeiner Kallweit #define CLKID_USB0		50
29a3b02a1dSHeiner Kallweit #define CLKID_USB1		51
30a3b02a1dSHeiner Kallweit #define CLKID_USB		55
31a3b02a1dSHeiner Kallweit #define CLKID_HDMI_PCLK		63
32a3b02a1dSHeiner Kallweit #define CLKID_USB1_DDR_BRIDGE	64
33a3b02a1dSHeiner Kallweit #define CLKID_USB0_DDR_BRIDGE	65
34*4a63a75cSBeniamino Galvani #define CLKID_UART2		68
35a3b02a1dSHeiner Kallweit #define CLKID_SANA		69
36a3b02a1dSHeiner Kallweit #define CLKID_GCLK_VENCI_INT0	77
37*4a63a75cSBeniamino Galvani #define CLKID_AOCLK_GATE	80
38*4a63a75cSBeniamino Galvani #define CLKID_IEC958_GATE	81
39a3b02a1dSHeiner Kallweit #define CLKID_AO_I2C		93
40a3b02a1dSHeiner Kallweit #define CLKID_SD_EMMC_A		94
41a3b02a1dSHeiner Kallweit #define CLKID_SD_EMMC_B		95
42a3b02a1dSHeiner Kallweit #define CLKID_SD_EMMC_C		96
43a3b02a1dSHeiner Kallweit #define CLKID_SAR_ADC_CLK	97
44a3b02a1dSHeiner Kallweit #define CLKID_SAR_ADC_SEL	98
45*4a63a75cSBeniamino Galvani #define CLKID_MALI_0_SEL	100
46*4a63a75cSBeniamino Galvani #define CLKID_MALI_0		102
47*4a63a75cSBeniamino Galvani #define CLKID_MALI_1_SEL	103
48*4a63a75cSBeniamino Galvani #define CLKID_MALI_1		105
49*4a63a75cSBeniamino Galvani #define CLKID_MALI		106
50*4a63a75cSBeniamino Galvani #define CLKID_CTS_AMCLK		107
51*4a63a75cSBeniamino Galvani #define CLKID_CTS_MCLK_I958	110
52*4a63a75cSBeniamino Galvani #define CLKID_CTS_I958		113
53a3b02a1dSHeiner Kallweit 
54a3b02a1dSHeiner Kallweit #endif /* __GXBB_CLKC_H */
55