1*cbfcaedbSGuochun Huang /* SPDX-License-Identifier: MIT 2*cbfcaedbSGuochun Huang * Copyright (C) 2018 Intel Corp. 3*cbfcaedbSGuochun Huang * 4*cbfcaedbSGuochun Huang * Authors: 5*cbfcaedbSGuochun Huang * Manasi Navare <manasi.d.navare@intel.com> 6*cbfcaedbSGuochun Huang */ 7*cbfcaedbSGuochun Huang 8*cbfcaedbSGuochun Huang #ifndef DRM_DSC_H_ 9*cbfcaedbSGuochun Huang #define DRM_DSC_H_ 10*cbfcaedbSGuochun Huang 11*cbfcaedbSGuochun Huang #include <common.h> 12*cbfcaedbSGuochun Huang #include <drm/drm_dp_helper.h> 13*cbfcaedbSGuochun Huang 14*cbfcaedbSGuochun Huang /* VESA Display Stream Compression DSC 1.2 constants */ 15*cbfcaedbSGuochun Huang #define DSC_NUM_BUF_RANGES 15 16*cbfcaedbSGuochun Huang #define DSC_MUX_WORD_SIZE_8_10_BPC 48 17*cbfcaedbSGuochun Huang #define DSC_MUX_WORD_SIZE_12_BPC 64 18*cbfcaedbSGuochun Huang #define DSC_RC_PIXELS_PER_GROUP 3 19*cbfcaedbSGuochun Huang #define DSC_SCALE_DECREMENT_INTERVAL_MAX 4095 20*cbfcaedbSGuochun Huang #define DSC_RANGE_BPG_OFFSET_MASK 0x3f 21*cbfcaedbSGuochun Huang 22*cbfcaedbSGuochun Huang /* DSC Rate Control Constants */ 23*cbfcaedbSGuochun Huang #define DSC_RC_MODEL_SIZE_CONST 8192 24*cbfcaedbSGuochun Huang #define DSC_RC_EDGE_FACTOR_CONST 6 25*cbfcaedbSGuochun Huang #define DSC_RC_TGT_OFFSET_HI_CONST 3 26*cbfcaedbSGuochun Huang #define DSC_RC_TGT_OFFSET_LO_CONST 3 27*cbfcaedbSGuochun Huang 28*cbfcaedbSGuochun Huang /* DSC PPS constants and macros */ 29*cbfcaedbSGuochun Huang #define DSC_PPS_VERSION_MAJOR_SHIFT 4 30*cbfcaedbSGuochun Huang #define DSC_PPS_BPC_SHIFT 4 31*cbfcaedbSGuochun Huang #define DSC_PPS_MSB_SHIFT 8 32*cbfcaedbSGuochun Huang #define DSC_PPS_LSB_MASK (0xFF << 0) 33*cbfcaedbSGuochun Huang #define DSC_PPS_BPP_HIGH_MASK (0x3 << 8) 34*cbfcaedbSGuochun Huang #define DSC_PPS_VBR_EN_SHIFT 2 35*cbfcaedbSGuochun Huang #define DSC_PPS_SIMPLE422_SHIFT 3 36*cbfcaedbSGuochun Huang #define DSC_PPS_CONVERT_RGB_SHIFT 4 37*cbfcaedbSGuochun Huang #define DSC_PPS_BLOCK_PRED_EN_SHIFT 5 38*cbfcaedbSGuochun Huang #define DSC_PPS_INIT_XMIT_DELAY_HIGH_MASK (0x3 << 8) 39*cbfcaedbSGuochun Huang #define DSC_PPS_SCALE_DEC_INT_HIGH_MASK (0xF << 8) 40*cbfcaedbSGuochun Huang #define DSC_PPS_RC_TGT_OFFSET_HI_SHIFT 4 41*cbfcaedbSGuochun Huang #define DSC_PPS_RC_RANGE_MINQP_SHIFT 11 42*cbfcaedbSGuochun Huang #define DSC_PPS_RC_RANGE_MAXQP_SHIFT 6 43*cbfcaedbSGuochun Huang #define DSC_PPS_NATIVE_420_SHIFT 1 44*cbfcaedbSGuochun Huang #define DSC_1_2_MAX_LINEBUF_DEPTH_BITS 16 45*cbfcaedbSGuochun Huang #define DSC_1_2_MAX_LINEBUF_DEPTH_VAL 0 46*cbfcaedbSGuochun Huang #define DSC_1_1_MAX_LINEBUF_DEPTH_BITS 13 47*cbfcaedbSGuochun Huang 48*cbfcaedbSGuochun Huang /** 49*cbfcaedbSGuochun Huang * struct drm_dsc_rc_range_parameters - DSC Rate Control range parameters 50*cbfcaedbSGuochun Huang * 51*cbfcaedbSGuochun Huang * This defines different rate control parameters used by the DSC engine 52*cbfcaedbSGuochun Huang * to compress the frame. 53*cbfcaedbSGuochun Huang */ 54*cbfcaedbSGuochun Huang struct drm_dsc_rc_range_parameters { 55*cbfcaedbSGuochun Huang /** 56*cbfcaedbSGuochun Huang * @range_min_qp: Min Quantization Parameters allowed for this range 57*cbfcaedbSGuochun Huang */ 58*cbfcaedbSGuochun Huang u8 range_min_qp; 59*cbfcaedbSGuochun Huang /** 60*cbfcaedbSGuochun Huang * @range_max_qp: Max Quantization Parameters allowed for this range 61*cbfcaedbSGuochun Huang */ 62*cbfcaedbSGuochun Huang u8 range_max_qp; 63*cbfcaedbSGuochun Huang /** 64*cbfcaedbSGuochun Huang * @range_bpg_offset: 65*cbfcaedbSGuochun Huang * Bits/group offset to apply to target for this group 66*cbfcaedbSGuochun Huang */ 67*cbfcaedbSGuochun Huang u8 range_bpg_offset; 68*cbfcaedbSGuochun Huang }; 69*cbfcaedbSGuochun Huang 70*cbfcaedbSGuochun Huang /** 71*cbfcaedbSGuochun Huang * struct drm_dsc_config - Parameters required to configure DSC 72*cbfcaedbSGuochun Huang * 73*cbfcaedbSGuochun Huang * Driver populates this structure with all the parameters required 74*cbfcaedbSGuochun Huang * to configure the display stream compression on the source. 75*cbfcaedbSGuochun Huang */ 76*cbfcaedbSGuochun Huang struct drm_dsc_config { 77*cbfcaedbSGuochun Huang /** 78*cbfcaedbSGuochun Huang * @line_buf_depth: 79*cbfcaedbSGuochun Huang * Bits per component for previous reconstructed line buffer 80*cbfcaedbSGuochun Huang */ 81*cbfcaedbSGuochun Huang u8 line_buf_depth; 82*cbfcaedbSGuochun Huang /** 83*cbfcaedbSGuochun Huang * @bits_per_component: Bits per component to code (8/10/12) 84*cbfcaedbSGuochun Huang */ 85*cbfcaedbSGuochun Huang u8 bits_per_component; 86*cbfcaedbSGuochun Huang /** 87*cbfcaedbSGuochun Huang * @convert_rgb: 88*cbfcaedbSGuochun Huang * Flag to indicate if RGB - YCoCg conversion is needed 89*cbfcaedbSGuochun Huang * True if RGB input, False if YCoCg input 90*cbfcaedbSGuochun Huang */ 91*cbfcaedbSGuochun Huang bool convert_rgb; 92*cbfcaedbSGuochun Huang /** 93*cbfcaedbSGuochun Huang * @slice_count: Number of slices per line used by the DSC encoder 94*cbfcaedbSGuochun Huang */ 95*cbfcaedbSGuochun Huang u8 slice_count; 96*cbfcaedbSGuochun Huang /** 97*cbfcaedbSGuochun Huang * @slice_width: Width of each slice in pixels 98*cbfcaedbSGuochun Huang */ 99*cbfcaedbSGuochun Huang u16 slice_width; 100*cbfcaedbSGuochun Huang /** 101*cbfcaedbSGuochun Huang * @slice_height: Slice height in pixels 102*cbfcaedbSGuochun Huang */ 103*cbfcaedbSGuochun Huang u16 slice_height; 104*cbfcaedbSGuochun Huang /** 105*cbfcaedbSGuochun Huang * @simple_422: True if simple 4_2_2 mode is enabled else False 106*cbfcaedbSGuochun Huang */ 107*cbfcaedbSGuochun Huang bool simple_422; 108*cbfcaedbSGuochun Huang /** 109*cbfcaedbSGuochun Huang * @pic_width: Width of the input display frame in pixels 110*cbfcaedbSGuochun Huang */ 111*cbfcaedbSGuochun Huang u16 pic_width; 112*cbfcaedbSGuochun Huang /** 113*cbfcaedbSGuochun Huang * @pic_height: Vertical height of the input display frame 114*cbfcaedbSGuochun Huang */ 115*cbfcaedbSGuochun Huang u16 pic_height; 116*cbfcaedbSGuochun Huang /** 117*cbfcaedbSGuochun Huang * @rc_tgt_offset_high: 118*cbfcaedbSGuochun Huang * Offset to bits/group used by RC to determine QP adjustment 119*cbfcaedbSGuochun Huang */ 120*cbfcaedbSGuochun Huang u8 rc_tgt_offset_high; 121*cbfcaedbSGuochun Huang /** 122*cbfcaedbSGuochun Huang * @rc_tgt_offset_low: 123*cbfcaedbSGuochun Huang * Offset to bits/group used by RC to determine QP adjustment 124*cbfcaedbSGuochun Huang */ 125*cbfcaedbSGuochun Huang u8 rc_tgt_offset_low; 126*cbfcaedbSGuochun Huang /** 127*cbfcaedbSGuochun Huang * @bits_per_pixel: 128*cbfcaedbSGuochun Huang * Target bits per pixel with 4 fractional bits, bits_per_pixel << 4 129*cbfcaedbSGuochun Huang */ 130*cbfcaedbSGuochun Huang u16 bits_per_pixel; 131*cbfcaedbSGuochun Huang /** 132*cbfcaedbSGuochun Huang * @rc_edge_factor: 133*cbfcaedbSGuochun Huang * Factor to determine if an edge is present based on the bits produced 134*cbfcaedbSGuochun Huang */ 135*cbfcaedbSGuochun Huang u8 rc_edge_factor; 136*cbfcaedbSGuochun Huang /** 137*cbfcaedbSGuochun Huang * @rc_quant_incr_limit1: 138*cbfcaedbSGuochun Huang * Slow down incrementing once the range reaches this value 139*cbfcaedbSGuochun Huang */ 140*cbfcaedbSGuochun Huang u8 rc_quant_incr_limit1; 141*cbfcaedbSGuochun Huang /** 142*cbfcaedbSGuochun Huang * @rc_quant_incr_limit0: 143*cbfcaedbSGuochun Huang * Slow down incrementing once the range reaches this value 144*cbfcaedbSGuochun Huang */ 145*cbfcaedbSGuochun Huang u8 rc_quant_incr_limit0; 146*cbfcaedbSGuochun Huang /** 147*cbfcaedbSGuochun Huang * @initial_xmit_delay: 148*cbfcaedbSGuochun Huang * Number of pixels to delay the initial transmission 149*cbfcaedbSGuochun Huang */ 150*cbfcaedbSGuochun Huang u16 initial_xmit_delay; 151*cbfcaedbSGuochun Huang /** 152*cbfcaedbSGuochun Huang * @initial_dec_delay: 153*cbfcaedbSGuochun Huang * Initial decoder delay, number of pixel times that the decoder 154*cbfcaedbSGuochun Huang * accumulates data in its rate buffer before starting to decode 155*cbfcaedbSGuochun Huang * and output pixels. 156*cbfcaedbSGuochun Huang */ 157*cbfcaedbSGuochun Huang u16 initial_dec_delay; 158*cbfcaedbSGuochun Huang /** 159*cbfcaedbSGuochun Huang * @block_pred_enable: 160*cbfcaedbSGuochun Huang * True if block prediction is used to code any groups within the 161*cbfcaedbSGuochun Huang * picture. False if BP not used 162*cbfcaedbSGuochun Huang */ 163*cbfcaedbSGuochun Huang bool block_pred_enable; 164*cbfcaedbSGuochun Huang /** 165*cbfcaedbSGuochun Huang * @first_line_bpg_offset: 166*cbfcaedbSGuochun Huang * Number of additional bits allocated for each group on the first 167*cbfcaedbSGuochun Huang * line of slice. 168*cbfcaedbSGuochun Huang */ 169*cbfcaedbSGuochun Huang u8 first_line_bpg_offset; 170*cbfcaedbSGuochun Huang /** 171*cbfcaedbSGuochun Huang * @initial_offset: Value to use for RC model offset at slice start 172*cbfcaedbSGuochun Huang */ 173*cbfcaedbSGuochun Huang u16 initial_offset; 174*cbfcaedbSGuochun Huang /** 175*cbfcaedbSGuochun Huang * @rc_buf_thresh: Thresholds defining each of the buffer ranges 176*cbfcaedbSGuochun Huang */ 177*cbfcaedbSGuochun Huang u16 rc_buf_thresh[DSC_NUM_BUF_RANGES - 1]; 178*cbfcaedbSGuochun Huang /** 179*cbfcaedbSGuochun Huang * @rc_range_params: 180*cbfcaedbSGuochun Huang * Parameters for each of the RC ranges defined in 181*cbfcaedbSGuochun Huang * &struct drm_dsc_rc_range_parameters 182*cbfcaedbSGuochun Huang */ 183*cbfcaedbSGuochun Huang struct drm_dsc_rc_range_parameters rc_range_params[DSC_NUM_BUF_RANGES]; 184*cbfcaedbSGuochun Huang /** 185*cbfcaedbSGuochun Huang * @rc_model_size: Total size of RC model 186*cbfcaedbSGuochun Huang */ 187*cbfcaedbSGuochun Huang u16 rc_model_size; 188*cbfcaedbSGuochun Huang /** 189*cbfcaedbSGuochun Huang * @flatness_min_qp: Minimum QP where flatness information is sent 190*cbfcaedbSGuochun Huang */ 191*cbfcaedbSGuochun Huang u8 flatness_min_qp; 192*cbfcaedbSGuochun Huang /** 193*cbfcaedbSGuochun Huang * @flatness_max_qp: Maximum QP where flatness information is sent 194*cbfcaedbSGuochun Huang */ 195*cbfcaedbSGuochun Huang u8 flatness_max_qp; 196*cbfcaedbSGuochun Huang /** 197*cbfcaedbSGuochun Huang * @initial_scale_value: Initial value for the scale factor 198*cbfcaedbSGuochun Huang */ 199*cbfcaedbSGuochun Huang u8 initial_scale_value; 200*cbfcaedbSGuochun Huang /** 201*cbfcaedbSGuochun Huang * @scale_decrement_interval: 202*cbfcaedbSGuochun Huang * Specifies number of group times between decrementing the scale factor 203*cbfcaedbSGuochun Huang * at beginning of a slice. 204*cbfcaedbSGuochun Huang */ 205*cbfcaedbSGuochun Huang u16 scale_decrement_interval; 206*cbfcaedbSGuochun Huang /** 207*cbfcaedbSGuochun Huang * @scale_increment_interval: 208*cbfcaedbSGuochun Huang * Number of group times between incrementing the scale factor value 209*cbfcaedbSGuochun Huang * used at the beginning of a slice. 210*cbfcaedbSGuochun Huang */ 211*cbfcaedbSGuochun Huang u16 scale_increment_interval; 212*cbfcaedbSGuochun Huang /** 213*cbfcaedbSGuochun Huang * @nfl_bpg_offset: Non first line BPG offset to be used 214*cbfcaedbSGuochun Huang */ 215*cbfcaedbSGuochun Huang u16 nfl_bpg_offset; 216*cbfcaedbSGuochun Huang /** 217*cbfcaedbSGuochun Huang * @slice_bpg_offset: BPG offset used to enforce slice bit 218*cbfcaedbSGuochun Huang */ 219*cbfcaedbSGuochun Huang u16 slice_bpg_offset; 220*cbfcaedbSGuochun Huang /** 221*cbfcaedbSGuochun Huang * @final_offset: Final RC linear transformation offset value 222*cbfcaedbSGuochun Huang */ 223*cbfcaedbSGuochun Huang u16 final_offset; 224*cbfcaedbSGuochun Huang /** 225*cbfcaedbSGuochun Huang * @vbr_enable: True if VBR mode is enabled, false if disabled 226*cbfcaedbSGuochun Huang */ 227*cbfcaedbSGuochun Huang bool vbr_enable; 228*cbfcaedbSGuochun Huang /** 229*cbfcaedbSGuochun Huang * @mux_word_size: Mux word size (in bits) for SSM mode 230*cbfcaedbSGuochun Huang */ 231*cbfcaedbSGuochun Huang u8 mux_word_size; 232*cbfcaedbSGuochun Huang /** 233*cbfcaedbSGuochun Huang * @slice_chunk_size: 234*cbfcaedbSGuochun Huang * The (max) size in bytes of the "chunks" that are used in slice 235*cbfcaedbSGuochun Huang * multiplexing. 236*cbfcaedbSGuochun Huang */ 237*cbfcaedbSGuochun Huang u16 slice_chunk_size; 238*cbfcaedbSGuochun Huang /** 239*cbfcaedbSGuochun Huang * @rc_bits: Rate control buffer size in bits 240*cbfcaedbSGuochun Huang */ 241*cbfcaedbSGuochun Huang u16 rc_bits; 242*cbfcaedbSGuochun Huang /** 243*cbfcaedbSGuochun Huang * @dsc_version_minor: DSC minor version 244*cbfcaedbSGuochun Huang */ 245*cbfcaedbSGuochun Huang u8 dsc_version_minor; 246*cbfcaedbSGuochun Huang /** 247*cbfcaedbSGuochun Huang * @dsc_version_major: DSC major version 248*cbfcaedbSGuochun Huang */ 249*cbfcaedbSGuochun Huang u8 dsc_version_major; 250*cbfcaedbSGuochun Huang /** 251*cbfcaedbSGuochun Huang * @native_422: True if Native 4:2:2 supported, else false 252*cbfcaedbSGuochun Huang */ 253*cbfcaedbSGuochun Huang bool native_422; 254*cbfcaedbSGuochun Huang /** 255*cbfcaedbSGuochun Huang * @native_420: True if Native 4:2:0 supported else false. 256*cbfcaedbSGuochun Huang */ 257*cbfcaedbSGuochun Huang bool native_420; 258*cbfcaedbSGuochun Huang /** 259*cbfcaedbSGuochun Huang * @second_line_bpg_offset: 260*cbfcaedbSGuochun Huang * Additional bits/grp for seconnd line of slice for native 4:2:0 261*cbfcaedbSGuochun Huang */ 262*cbfcaedbSGuochun Huang u8 second_line_bpg_offset; 263*cbfcaedbSGuochun Huang /** 264*cbfcaedbSGuochun Huang * @nsl_bpg_offset: 265*cbfcaedbSGuochun Huang * Num of bits deallocated for each grp that is not in second line of 266*cbfcaedbSGuochun Huang * slice 267*cbfcaedbSGuochun Huang */ 268*cbfcaedbSGuochun Huang u16 nsl_bpg_offset; 269*cbfcaedbSGuochun Huang /** 270*cbfcaedbSGuochun Huang * @second_line_offset_adj: 271*cbfcaedbSGuochun Huang * Offset adjustment for second line in Native 4:2:0 mode 272*cbfcaedbSGuochun Huang */ 273*cbfcaedbSGuochun Huang u16 second_line_offset_adj; 274*cbfcaedbSGuochun Huang }; 275*cbfcaedbSGuochun Huang 276*cbfcaedbSGuochun Huang /** 277*cbfcaedbSGuochun Huang * struct picture_parameter_set - Represents 128 bytes of Picture Parameter Set 278*cbfcaedbSGuochun Huang * 279*cbfcaedbSGuochun Huang * The VESA DSC standard defines picture parameter set (PPS) which display 280*cbfcaedbSGuochun Huang * stream compression encoders must communicate to decoders. 281*cbfcaedbSGuochun Huang * The PPS is encapsulated in 128 bytes (PPS 0 through PPS 127). The fields in 282*cbfcaedbSGuochun Huang * this structure are as per Table 4.1 in Vesa DSC specification v1.1/v1.2. 283*cbfcaedbSGuochun Huang * The PPS fields that span over more than a byte should be stored in Big Endian 284*cbfcaedbSGuochun Huang * format. 285*cbfcaedbSGuochun Huang */ 286*cbfcaedbSGuochun Huang struct drm_dsc_picture_parameter_set { 287*cbfcaedbSGuochun Huang /** 288*cbfcaedbSGuochun Huang * @dsc_version: 289*cbfcaedbSGuochun Huang * PPS0[3:0] - dsc_version_minor: Contains Minor version of DSC 290*cbfcaedbSGuochun Huang * PPS0[7:4] - dsc_version_major: Contains major version of DSC 291*cbfcaedbSGuochun Huang */ 292*cbfcaedbSGuochun Huang u8 dsc_version; 293*cbfcaedbSGuochun Huang /** 294*cbfcaedbSGuochun Huang * @pps_identifier: 295*cbfcaedbSGuochun Huang * PPS1[7:0] - Application specific identifier that can be 296*cbfcaedbSGuochun Huang * used to differentiate between different PPS tables. 297*cbfcaedbSGuochun Huang */ 298*cbfcaedbSGuochun Huang u8 pps_identifier; 299*cbfcaedbSGuochun Huang /** 300*cbfcaedbSGuochun Huang * @pps_reserved: 301*cbfcaedbSGuochun Huang * PPS2[7:0]- RESERVED Byte 302*cbfcaedbSGuochun Huang */ 303*cbfcaedbSGuochun Huang u8 pps_reserved; 304*cbfcaedbSGuochun Huang /** 305*cbfcaedbSGuochun Huang * @pps_3: 306*cbfcaedbSGuochun Huang * PPS3[3:0] - linebuf_depth: Contains linebuffer bit depth used to 307*cbfcaedbSGuochun Huang * generate the bitstream. (0x0 - 16 bits for DSC 1.2, 0x8 - 8 bits, 308*cbfcaedbSGuochun Huang * 0xA - 10 bits, 0xB - 11 bits, 0xC - 12 bits, 0xD - 13 bits, 309*cbfcaedbSGuochun Huang * 0xE - 14 bits for DSC1.2, 0xF - 14 bits for DSC 1.2. 310*cbfcaedbSGuochun Huang * PPS3[7:4] - bits_per_component: Bits per component for the original 311*cbfcaedbSGuochun Huang * pixels of the encoded picture. 312*cbfcaedbSGuochun Huang * 0x0 = 16bpc (allowed only when dsc_version_minor = 0x2) 313*cbfcaedbSGuochun Huang * 0x8 = 8bpc, 0xA = 10bpc, 0xC = 12bpc, 0xE = 14bpc (also 314*cbfcaedbSGuochun Huang * allowed only when dsc_minor_version = 0x2) 315*cbfcaedbSGuochun Huang */ 316*cbfcaedbSGuochun Huang u8 pps_3; 317*cbfcaedbSGuochun Huang /** 318*cbfcaedbSGuochun Huang * @pps_4: 319*cbfcaedbSGuochun Huang * PPS4[1:0] -These are the most significant 2 bits of 320*cbfcaedbSGuochun Huang * compressed BPP bits_per_pixel[9:0] syntax element. 321*cbfcaedbSGuochun Huang * PPS4[2] - vbr_enable: 0 = VBR disabled, 1 = VBR enabled 322*cbfcaedbSGuochun Huang * PPS4[3] - simple_422: Indicates if decoder drops samples to 323*cbfcaedbSGuochun Huang * reconstruct the 4:2:2 picture. 324*cbfcaedbSGuochun Huang * PPS4[4] - Convert_rgb: Indicates if DSC color space conversion is 325*cbfcaedbSGuochun Huang * active. 326*cbfcaedbSGuochun Huang * PPS4[5] - blobk_pred_enable: Indicates if BP is used to code any 327*cbfcaedbSGuochun Huang * groups in picture 328*cbfcaedbSGuochun Huang * PPS4[7:6] - Reserved bits 329*cbfcaedbSGuochun Huang */ 330*cbfcaedbSGuochun Huang u8 pps_4; 331*cbfcaedbSGuochun Huang /** 332*cbfcaedbSGuochun Huang * @bits_per_pixel_low: 333*cbfcaedbSGuochun Huang * PPS5[7:0] - This indicates the lower significant 8 bits of 334*cbfcaedbSGuochun Huang * the compressed BPP bits_per_pixel[9:0] element. 335*cbfcaedbSGuochun Huang */ 336*cbfcaedbSGuochun Huang u8 bits_per_pixel_low; 337*cbfcaedbSGuochun Huang /** 338*cbfcaedbSGuochun Huang * @pic_height: 339*cbfcaedbSGuochun Huang * PPS6[7:0], PPS7[7:0] -pic_height: Specifies the number of pixel rows 340*cbfcaedbSGuochun Huang * within the raster. 341*cbfcaedbSGuochun Huang */ 342*cbfcaedbSGuochun Huang __be16 pic_height; 343*cbfcaedbSGuochun Huang /** 344*cbfcaedbSGuochun Huang * @pic_width: 345*cbfcaedbSGuochun Huang * PPS8[7:0], PPS9[7:0] - pic_width: Number of pixel columns within 346*cbfcaedbSGuochun Huang * the raster. 347*cbfcaedbSGuochun Huang */ 348*cbfcaedbSGuochun Huang __be16 pic_width; 349*cbfcaedbSGuochun Huang /** 350*cbfcaedbSGuochun Huang * @slice_height: 351*cbfcaedbSGuochun Huang * PPS10[7:0], PPS11[7:0] - Slice height in units of pixels. 352*cbfcaedbSGuochun Huang */ 353*cbfcaedbSGuochun Huang __be16 slice_height; 354*cbfcaedbSGuochun Huang /** 355*cbfcaedbSGuochun Huang * @slice_width: 356*cbfcaedbSGuochun Huang * PPS12[7:0], PPS13[7:0] - Slice width in terms of pixels. 357*cbfcaedbSGuochun Huang */ 358*cbfcaedbSGuochun Huang __be16 slice_width; 359*cbfcaedbSGuochun Huang /** 360*cbfcaedbSGuochun Huang * @chunk_size: 361*cbfcaedbSGuochun Huang * PPS14[7:0], PPS15[7:0] - Size in units of bytes of the chunks 362*cbfcaedbSGuochun Huang * that are used for slice multiplexing. 363*cbfcaedbSGuochun Huang */ 364*cbfcaedbSGuochun Huang __be16 chunk_size; 365*cbfcaedbSGuochun Huang /** 366*cbfcaedbSGuochun Huang * @initial_xmit_delay_high: 367*cbfcaedbSGuochun Huang * PPS16[1:0] - Most Significant two bits of initial transmission delay. 368*cbfcaedbSGuochun Huang * It specifies the number of pixel times that the encoder waits before 369*cbfcaedbSGuochun Huang * transmitting data from its rate buffer. 370*cbfcaedbSGuochun Huang * PPS16[7:2] - Reserved 371*cbfcaedbSGuochun Huang */ 372*cbfcaedbSGuochun Huang u8 initial_xmit_delay_high; 373*cbfcaedbSGuochun Huang /** 374*cbfcaedbSGuochun Huang * @initial_xmit_delay_low: 375*cbfcaedbSGuochun Huang * PPS17[7:0] - Least significant 8 bits of initial transmission delay. 376*cbfcaedbSGuochun Huang */ 377*cbfcaedbSGuochun Huang u8 initial_xmit_delay_low; 378*cbfcaedbSGuochun Huang /** 379*cbfcaedbSGuochun Huang * @initial_dec_delay: 380*cbfcaedbSGuochun Huang * 381*cbfcaedbSGuochun Huang * PPS18[7:0], PPS19[7:0] - Initial decoding delay which is the number 382*cbfcaedbSGuochun Huang * of pixel times that the decoder accumulates data in its rate buffer 383*cbfcaedbSGuochun Huang * before starting to decode and output pixels. 384*cbfcaedbSGuochun Huang */ 385*cbfcaedbSGuochun Huang __be16 initial_dec_delay; 386*cbfcaedbSGuochun Huang /** 387*cbfcaedbSGuochun Huang * @pps20_reserved: 388*cbfcaedbSGuochun Huang * 389*cbfcaedbSGuochun Huang * PPS20[7:0] - Reserved 390*cbfcaedbSGuochun Huang */ 391*cbfcaedbSGuochun Huang u8 pps20_reserved; 392*cbfcaedbSGuochun Huang /** 393*cbfcaedbSGuochun Huang * @initial_scale_value: 394*cbfcaedbSGuochun Huang * PPS21[5:0] - Initial rcXformScale factor used at beginning 395*cbfcaedbSGuochun Huang * of a slice. 396*cbfcaedbSGuochun Huang * PPS21[7:6] - Reserved 397*cbfcaedbSGuochun Huang */ 398*cbfcaedbSGuochun Huang u8 initial_scale_value; 399*cbfcaedbSGuochun Huang /** 400*cbfcaedbSGuochun Huang * @scale_increment_interval: 401*cbfcaedbSGuochun Huang * PPS22[7:0], PPS23[7:0] - Number of group times between incrementing 402*cbfcaedbSGuochun Huang * the rcXformScale factor at end of a slice. 403*cbfcaedbSGuochun Huang */ 404*cbfcaedbSGuochun Huang __be16 scale_increment_interval; 405*cbfcaedbSGuochun Huang /** 406*cbfcaedbSGuochun Huang * @scale_decrement_interval_high: 407*cbfcaedbSGuochun Huang * PPS24[3:0] - Higher 4 bits indicating number of group times between 408*cbfcaedbSGuochun Huang * decrementing the rcXformScale factor at beginning of a slice. 409*cbfcaedbSGuochun Huang * PPS24[7:4] - Reserved 410*cbfcaedbSGuochun Huang */ 411*cbfcaedbSGuochun Huang u8 scale_decrement_interval_high; 412*cbfcaedbSGuochun Huang /** 413*cbfcaedbSGuochun Huang * @scale_decrement_interval_low: 414*cbfcaedbSGuochun Huang * PPS25[7:0] - Lower 8 bits of scale decrement interval 415*cbfcaedbSGuochun Huang */ 416*cbfcaedbSGuochun Huang u8 scale_decrement_interval_low; 417*cbfcaedbSGuochun Huang /** 418*cbfcaedbSGuochun Huang * @pps26_reserved: 419*cbfcaedbSGuochun Huang * PPS26[7:0] 420*cbfcaedbSGuochun Huang */ 421*cbfcaedbSGuochun Huang u8 pps26_reserved; 422*cbfcaedbSGuochun Huang /** 423*cbfcaedbSGuochun Huang * @first_line_bpg_offset: 424*cbfcaedbSGuochun Huang * PPS27[4:0] - Number of additional bits that are allocated 425*cbfcaedbSGuochun Huang * for each group on first line of a slice. 426*cbfcaedbSGuochun Huang * PPS27[7:5] - Reserved 427*cbfcaedbSGuochun Huang */ 428*cbfcaedbSGuochun Huang u8 first_line_bpg_offset; 429*cbfcaedbSGuochun Huang /** 430*cbfcaedbSGuochun Huang * @nfl_bpg_offset: 431*cbfcaedbSGuochun Huang * PPS28[7:0], PPS29[7:0] - Number of bits including frac bits 432*cbfcaedbSGuochun Huang * deallocated for each group for groups after the first line of slice. 433*cbfcaedbSGuochun Huang */ 434*cbfcaedbSGuochun Huang __be16 nfl_bpg_offset; 435*cbfcaedbSGuochun Huang /** 436*cbfcaedbSGuochun Huang * @slice_bpg_offset: 437*cbfcaedbSGuochun Huang * PPS30, PPS31[7:0] - Number of bits that are deallocated for each 438*cbfcaedbSGuochun Huang * group to enforce the slice constraint. 439*cbfcaedbSGuochun Huang */ 440*cbfcaedbSGuochun Huang __be16 slice_bpg_offset; 441*cbfcaedbSGuochun Huang /** 442*cbfcaedbSGuochun Huang * @initial_offset: 443*cbfcaedbSGuochun Huang * PPS32,33[7:0] - Initial value for rcXformOffset 444*cbfcaedbSGuochun Huang */ 445*cbfcaedbSGuochun Huang __be16 initial_offset; 446*cbfcaedbSGuochun Huang /** 447*cbfcaedbSGuochun Huang * @final_offset: 448*cbfcaedbSGuochun Huang * PPS34,35[7:0] - Maximum end-of-slice value for rcXformOffset 449*cbfcaedbSGuochun Huang */ 450*cbfcaedbSGuochun Huang __be16 final_offset; 451*cbfcaedbSGuochun Huang /** 452*cbfcaedbSGuochun Huang * @flatness_min_qp: 453*cbfcaedbSGuochun Huang * PPS36[4:0] - Minimum QP at which flatness is signaled and 454*cbfcaedbSGuochun Huang * flatness QP adjustment is made. 455*cbfcaedbSGuochun Huang * PPS36[7:5] - Reserved 456*cbfcaedbSGuochun Huang */ 457*cbfcaedbSGuochun Huang u8 flatness_min_qp; 458*cbfcaedbSGuochun Huang /** 459*cbfcaedbSGuochun Huang * @flatness_max_qp: 460*cbfcaedbSGuochun Huang * PPS37[4:0] - Max QP at which flatness is signalled and 461*cbfcaedbSGuochun Huang * the flatness adjustment is made. 462*cbfcaedbSGuochun Huang * PPS37[7:5] - Reserved 463*cbfcaedbSGuochun Huang */ 464*cbfcaedbSGuochun Huang u8 flatness_max_qp; 465*cbfcaedbSGuochun Huang /** 466*cbfcaedbSGuochun Huang * @rc_model_size: 467*cbfcaedbSGuochun Huang * PPS38,39[7:0] - Number of bits within RC Model. 468*cbfcaedbSGuochun Huang */ 469*cbfcaedbSGuochun Huang __be16 rc_model_size; 470*cbfcaedbSGuochun Huang /** 471*cbfcaedbSGuochun Huang * @rc_edge_factor: 472*cbfcaedbSGuochun Huang * PPS40[3:0] - Ratio of current activity vs, previous 473*cbfcaedbSGuochun Huang * activity to determine presence of edge. 474*cbfcaedbSGuochun Huang * PPS40[7:4] - Reserved 475*cbfcaedbSGuochun Huang */ 476*cbfcaedbSGuochun Huang u8 rc_edge_factor; 477*cbfcaedbSGuochun Huang /** 478*cbfcaedbSGuochun Huang * @rc_quant_incr_limit0: 479*cbfcaedbSGuochun Huang * PPS41[4:0] - QP threshold used in short term RC 480*cbfcaedbSGuochun Huang * PPS41[7:5] - Reserved 481*cbfcaedbSGuochun Huang */ 482*cbfcaedbSGuochun Huang u8 rc_quant_incr_limit0; 483*cbfcaedbSGuochun Huang /** 484*cbfcaedbSGuochun Huang * @rc_quant_incr_limit1: 485*cbfcaedbSGuochun Huang * PPS42[4:0] - QP threshold used in short term RC 486*cbfcaedbSGuochun Huang * PPS42[7:5] - Reserved 487*cbfcaedbSGuochun Huang */ 488*cbfcaedbSGuochun Huang u8 rc_quant_incr_limit1; 489*cbfcaedbSGuochun Huang /** 490*cbfcaedbSGuochun Huang * @rc_tgt_offset: 491*cbfcaedbSGuochun Huang * PPS43[3:0] - Lower end of the variability range around the target 492*cbfcaedbSGuochun Huang * bits per group that is allowed by short term RC. 493*cbfcaedbSGuochun Huang * PPS43[7:4]- Upper end of the variability range around the target 494*cbfcaedbSGuochun Huang * bits per group that i allowed by short term rc. 495*cbfcaedbSGuochun Huang */ 496*cbfcaedbSGuochun Huang u8 rc_tgt_offset; 497*cbfcaedbSGuochun Huang /** 498*cbfcaedbSGuochun Huang * @rc_buf_thresh: 499*cbfcaedbSGuochun Huang * PPS44[7:0] - PPS57[7:0] - Specifies the thresholds in RC model for 500*cbfcaedbSGuochun Huang * the 15 ranges defined by 14 thresholds. 501*cbfcaedbSGuochun Huang */ 502*cbfcaedbSGuochun Huang u8 rc_buf_thresh[DSC_NUM_BUF_RANGES - 1]; 503*cbfcaedbSGuochun Huang /** 504*cbfcaedbSGuochun Huang * @rc_range_parameters: 505*cbfcaedbSGuochun Huang * PPS58[7:0] - PPS87[7:0] 506*cbfcaedbSGuochun Huang * Parameters that correspond to each of the 15 ranges. 507*cbfcaedbSGuochun Huang */ 508*cbfcaedbSGuochun Huang __be16 rc_range_parameters[DSC_NUM_BUF_RANGES]; 509*cbfcaedbSGuochun Huang /** 510*cbfcaedbSGuochun Huang * @native_422_420: 511*cbfcaedbSGuochun Huang * PPS88[0] - 0 = Native 4:2:2 not used 512*cbfcaedbSGuochun Huang * 1 = Native 4:2:2 used 513*cbfcaedbSGuochun Huang * PPS88[1] - 0 = Native 4:2:0 not use 514*cbfcaedbSGuochun Huang * 1 = Native 4:2:0 used 515*cbfcaedbSGuochun Huang * PPS88[7:2] - Reserved 6 bits 516*cbfcaedbSGuochun Huang */ 517*cbfcaedbSGuochun Huang u8 native_422_420; 518*cbfcaedbSGuochun Huang /** 519*cbfcaedbSGuochun Huang * @second_line_bpg_offset: 520*cbfcaedbSGuochun Huang * PPS89[4:0] - Additional bits/group budget for the 521*cbfcaedbSGuochun Huang * second line of a slice in Native 4:2:0 mode. 522*cbfcaedbSGuochun Huang * Set to 0 if DSC minor version is 1 or native420 is 0. 523*cbfcaedbSGuochun Huang * PPS89[7:5] - Reserved 524*cbfcaedbSGuochun Huang */ 525*cbfcaedbSGuochun Huang u8 second_line_bpg_offset; 526*cbfcaedbSGuochun Huang /** 527*cbfcaedbSGuochun Huang * @nsl_bpg_offset: 528*cbfcaedbSGuochun Huang * PPS90[7:0], PPS91[7:0] - Number of bits that are deallocated 529*cbfcaedbSGuochun Huang * for each group that is not in the second line of a slice. 530*cbfcaedbSGuochun Huang */ 531*cbfcaedbSGuochun Huang __be16 nsl_bpg_offset; 532*cbfcaedbSGuochun Huang /** 533*cbfcaedbSGuochun Huang * @second_line_offset_adj: 534*cbfcaedbSGuochun Huang * PPS92[7:0], PPS93[7:0] - Used as offset adjustment for the second 535*cbfcaedbSGuochun Huang * line in Native 4:2:0 mode. 536*cbfcaedbSGuochun Huang */ 537*cbfcaedbSGuochun Huang __be16 second_line_offset_adj; 538*cbfcaedbSGuochun Huang /** 539*cbfcaedbSGuochun Huang * @pps_long_94_reserved: 540*cbfcaedbSGuochun Huang * PPS 94, 95, 96, 97 - Reserved 541*cbfcaedbSGuochun Huang */ 542*cbfcaedbSGuochun Huang u32 pps_long_94_reserved; 543*cbfcaedbSGuochun Huang /** 544*cbfcaedbSGuochun Huang * @pps_long_98_reserved: 545*cbfcaedbSGuochun Huang * PPS 98, 99, 100, 101 - Reserved 546*cbfcaedbSGuochun Huang */ 547*cbfcaedbSGuochun Huang u32 pps_long_98_reserved; 548*cbfcaedbSGuochun Huang /** 549*cbfcaedbSGuochun Huang * @pps_long_102_reserved: 550*cbfcaedbSGuochun Huang * PPS 102, 103, 104, 105 - Reserved 551*cbfcaedbSGuochun Huang */ 552*cbfcaedbSGuochun Huang u32 pps_long_102_reserved; 553*cbfcaedbSGuochun Huang /** 554*cbfcaedbSGuochun Huang * @pps_long_106_reserved: 555*cbfcaedbSGuochun Huang * PPS 106, 107, 108, 109 - reserved 556*cbfcaedbSGuochun Huang */ 557*cbfcaedbSGuochun Huang u32 pps_long_106_reserved; 558*cbfcaedbSGuochun Huang /** 559*cbfcaedbSGuochun Huang * @pps_long_110_reserved: 560*cbfcaedbSGuochun Huang * PPS 110, 111, 112, 113 - reserved 561*cbfcaedbSGuochun Huang */ 562*cbfcaedbSGuochun Huang u32 pps_long_110_reserved; 563*cbfcaedbSGuochun Huang /** 564*cbfcaedbSGuochun Huang * @pps_long_114_reserved: 565*cbfcaedbSGuochun Huang * PPS 114 - 117 - reserved 566*cbfcaedbSGuochun Huang */ 567*cbfcaedbSGuochun Huang u32 pps_long_114_reserved; 568*cbfcaedbSGuochun Huang /** 569*cbfcaedbSGuochun Huang * @pps_long_118_reserved: 570*cbfcaedbSGuochun Huang * PPS 118 - 121 - reserved 571*cbfcaedbSGuochun Huang */ 572*cbfcaedbSGuochun Huang u32 pps_long_118_reserved; 573*cbfcaedbSGuochun Huang /** 574*cbfcaedbSGuochun Huang * @pps_long_122_reserved: 575*cbfcaedbSGuochun Huang * PPS 122- 125 - reserved 576*cbfcaedbSGuochun Huang */ 577*cbfcaedbSGuochun Huang u32 pps_long_122_reserved; 578*cbfcaedbSGuochun Huang /** 579*cbfcaedbSGuochun Huang * @pps_short_126_reserved: 580*cbfcaedbSGuochun Huang * PPS 126, 127 - reserved 581*cbfcaedbSGuochun Huang */ 582*cbfcaedbSGuochun Huang __be16 pps_short_126_reserved; 583*cbfcaedbSGuochun Huang } __packed; 584*cbfcaedbSGuochun Huang 585*cbfcaedbSGuochun Huang /** 586*cbfcaedbSGuochun Huang * struct drm_dsc_pps_infoframe - DSC infoframe carrying the Picture Parameter 587*cbfcaedbSGuochun Huang * Set Metadata 588*cbfcaedbSGuochun Huang * 589*cbfcaedbSGuochun Huang * This structure represents the DSC PPS infoframe required to send the Picture 590*cbfcaedbSGuochun Huang * Parameter Set metadata required before enabling VESA Display Stream 591*cbfcaedbSGuochun Huang * Compression. This is based on the DP Secondary Data Packet structure and 592*cbfcaedbSGuochun Huang * comprises of SDP Header as defined &struct dp_sdp_header in drm_dp_helper.h 593*cbfcaedbSGuochun Huang * and PPS payload defined in &struct drm_dsc_picture_parameter_set. 594*cbfcaedbSGuochun Huang * 595*cbfcaedbSGuochun Huang * @pps_header: Header for PPS as per DP SDP header format of type 596*cbfcaedbSGuochun Huang * &struct dp_sdp_header 597*cbfcaedbSGuochun Huang * @pps_payload: PPS payload fields as per DSC specification Table 4-1 598*cbfcaedbSGuochun Huang * as represented in &struct drm_dsc_picture_parameter_set 599*cbfcaedbSGuochun Huang */ 600*cbfcaedbSGuochun Huang struct drm_dsc_pps_infoframe { 601*cbfcaedbSGuochun Huang struct dp_sdp_header pps_header; 602*cbfcaedbSGuochun Huang struct drm_dsc_picture_parameter_set pps_payload; 603*cbfcaedbSGuochun Huang } __packed; 604*cbfcaedbSGuochun Huang 605*cbfcaedbSGuochun Huang void drm_dsc_dp_pps_header_init(struct dp_sdp_header *pps_header); 606*cbfcaedbSGuochun Huang void drm_dsc_pps_payload_pack(struct drm_dsc_picture_parameter_set *pps_sdp, 607*cbfcaedbSGuochun Huang const struct drm_dsc_config *dsc_cfg); 608*cbfcaedbSGuochun Huang int drm_dsc_compute_rc_parameters(struct drm_dsc_config *vdsc_cfg); 609*cbfcaedbSGuochun Huang 610*cbfcaedbSGuochun Huang #endif /* _DRM_DSC_H_ */ 611