1c5b1fb65SWyon Bi /* SPDX-License-Identifier: GPL-2.0+ */ 2c5b1fb65SWyon Bi /* 3c5b1fb65SWyon Bi * Copyright © 2008 Keith Packard 4c5b1fb65SWyon Bi * 5c5b1fb65SWyon Bi * Permission to use, copy, modify, distribute, and sell this software and its 6c5b1fb65SWyon Bi * documentation for any purpose is hereby granted without fee, provided that 7c5b1fb65SWyon Bi * the above copyright notice appear in all copies and that both that copyright 8c5b1fb65SWyon Bi * notice and this permission notice appear in supporting documentation, and 9c5b1fb65SWyon Bi * that the name of the copyright holders not be used in advertising or 10c5b1fb65SWyon Bi * publicity pertaining to distribution of the software without specific, 11c5b1fb65SWyon Bi * written prior permission. The copyright holders make no representations 12c5b1fb65SWyon Bi * about the suitability of this software for any purpose. It is provided "as 13c5b1fb65SWyon Bi * is" without express or implied warranty. 14c5b1fb65SWyon Bi * 15c5b1fb65SWyon Bi * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, 16c5b1fb65SWyon Bi * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO 17c5b1fb65SWyon Bi * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR 18c5b1fb65SWyon Bi * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, 19c5b1fb65SWyon Bi * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER 20c5b1fb65SWyon Bi * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE 21c5b1fb65SWyon Bi * OF THIS SOFTWARE. 22c5b1fb65SWyon Bi */ 23c5b1fb65SWyon Bi 24c5b1fb65SWyon Bi #ifndef _DRM_DP_HELPER_H_ 25c5b1fb65SWyon Bi #define _DRM_DP_HELPER_H_ 26c5b1fb65SWyon Bi 27ebdfc6a4SZhang Yubing #include <edid.h> 28ebdfc6a4SZhang Yubing 29c5b1fb65SWyon Bi /* 30c5b1fb65SWyon Bi * Unless otherwise noted, all values are from the DP 1.1a spec. Note that 31c5b1fb65SWyon Bi * DP and DPCD versions are independent. Differences from 1.0 are not noted, 32c5b1fb65SWyon Bi * 1.0 devices basically don't exist in the wild. 33c5b1fb65SWyon Bi * 34c5b1fb65SWyon Bi * Abbreviations, in chronological order: 35c5b1fb65SWyon Bi * 36c5b1fb65SWyon Bi * eDP: Embedded DisplayPort version 1 37c5b1fb65SWyon Bi * DPI: DisplayPort Interoperability Guideline v1.1a 38c5b1fb65SWyon Bi * 1.2: DisplayPort 1.2 39c5b1fb65SWyon Bi * MST: Multistream Transport - part of DP 1.2a 40c5b1fb65SWyon Bi * 41c5b1fb65SWyon Bi * 1.2 formally includes both eDP and DPI definitions. 42c5b1fb65SWyon Bi */ 43c5b1fb65SWyon Bi 44ebdfc6a4SZhang Yubing /* MSA (Main Stream Attribute) MISC bits (as MISC1<<8|MISC0) */ 45ebdfc6a4SZhang Yubing #define DP_MSA_MISC_SYNC_CLOCK (1 << 0) 46ebdfc6a4SZhang Yubing #define DP_MSA_MISC_INTERLACE_VTOTAL_EVEN (1 << 8) 47ebdfc6a4SZhang Yubing #define DP_MSA_MISC_STEREO_NO_3D (0 << 9) 48ebdfc6a4SZhang Yubing #define DP_MSA_MISC_STEREO_PROG_RIGHT_EYE (1 << 9) 49ebdfc6a4SZhang Yubing #define DP_MSA_MISC_STEREO_PROG_LEFT_EYE (3 << 9) 50ebdfc6a4SZhang Yubing /* bits per component for non-RAW */ 51ebdfc6a4SZhang Yubing #define DP_MSA_MISC_6_BPC (0 << 5) 52ebdfc6a4SZhang Yubing #define DP_MSA_MISC_8_BPC (1 << 5) 53ebdfc6a4SZhang Yubing #define DP_MSA_MISC_10_BPC (2 << 5) 54ebdfc6a4SZhang Yubing #define DP_MSA_MISC_12_BPC (3 << 5) 55ebdfc6a4SZhang Yubing #define DP_MSA_MISC_16_BPC (4 << 5) 56ebdfc6a4SZhang Yubing /* bits per component for RAW */ 57ebdfc6a4SZhang Yubing #define DP_MSA_MISC_RAW_6_BPC (1 << 5) 58ebdfc6a4SZhang Yubing #define DP_MSA_MISC_RAW_7_BPC (2 << 5) 59ebdfc6a4SZhang Yubing #define DP_MSA_MISC_RAW_8_BPC (3 << 5) 60ebdfc6a4SZhang Yubing #define DP_MSA_MISC_RAW_10_BPC (4 << 5) 61ebdfc6a4SZhang Yubing #define DP_MSA_MISC_RAW_12_BPC (5 << 5) 62ebdfc6a4SZhang Yubing #define DP_MSA_MISC_RAW_14_BPC (6 << 5) 63ebdfc6a4SZhang Yubing #define DP_MSA_MISC_RAW_16_BPC (7 << 5) 64ebdfc6a4SZhang Yubing /* pixel encoding/colorimetry format */ 65ebdfc6a4SZhang Yubing #define _DP_MSA_MISC_COLOR(misc1_7, misc0_21, misc0_3, misc0_4) \ 66ebdfc6a4SZhang Yubing ((misc1_7) << 15 | (misc0_4) << 4 | (misc0_3) << 3 | ((misc0_21) << 1)) 67ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_RGB _DP_MSA_MISC_COLOR(0, 0, 0, 0) 68ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_CEA_RGB _DP_MSA_MISC_COLOR(0, 0, 1, 0) 69ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_RGB_WIDE_FIXED _DP_MSA_MISC_COLOR(0, 3, 0, 0) 70ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_RGB_WIDE_FLOAT _DP_MSA_MISC_COLOR(0, 3, 0, 1) 71ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_Y_ONLY _DP_MSA_MISC_COLOR(1, 0, 0, 0) 72ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_RAW _DP_MSA_MISC_COLOR(1, 1, 0, 0) 73ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_YCBCR_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 1, 0) 74ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_YCBCR_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 1, 1) 75ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_YCBCR_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 1, 0) 76ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_YCBCR_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 1, 1) 77ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_XVYCC_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 0, 0) 78ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_XVYCC_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 0, 1) 79ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_XVYCC_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 0, 0) 80ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_XVYCC_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 0, 1) 81ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_OPRGB _DP_MSA_MISC_COLOR(0, 0, 1, 1) 82ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_DCI_P3 _DP_MSA_MISC_COLOR(0, 3, 1, 0) 83ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_COLOR_PROFILE _DP_MSA_MISC_COLOR(0, 3, 1, 1) 84ebdfc6a4SZhang Yubing #define DP_MSA_MISC_COLOR_VSC_SDP (1 << 14) 85ebdfc6a4SZhang Yubing 86c5b1fb65SWyon Bi #define DP_AUX_MAX_PAYLOAD_BYTES 16 87c5b1fb65SWyon Bi 88c5b1fb65SWyon Bi #define DP_AUX_I2C_WRITE 0x0 89c5b1fb65SWyon Bi #define DP_AUX_I2C_READ 0x1 90c5b1fb65SWyon Bi #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2 91c5b1fb65SWyon Bi #define DP_AUX_I2C_MOT 0x4 92c5b1fb65SWyon Bi #define DP_AUX_NATIVE_WRITE 0x8 93c5b1fb65SWyon Bi #define DP_AUX_NATIVE_READ 0x9 94c5b1fb65SWyon Bi 95c5b1fb65SWyon Bi #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0) 96c5b1fb65SWyon Bi #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0) 97c5b1fb65SWyon Bi #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0) 98c5b1fb65SWyon Bi #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0) 99c5b1fb65SWyon Bi 100c5b1fb65SWyon Bi #define DP_AUX_I2C_REPLY_ACK (0x0 << 2) 101c5b1fb65SWyon Bi #define DP_AUX_I2C_REPLY_NACK (0x1 << 2) 102c5b1fb65SWyon Bi #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2) 103c5b1fb65SWyon Bi #define DP_AUX_I2C_REPLY_MASK (0x3 << 2) 104c5b1fb65SWyon Bi 105c5b1fb65SWyon Bi /* AUX CH addresses */ 106c5b1fb65SWyon Bi /* DPCD */ 107c5b1fb65SWyon Bi #define DP_DPCD_REV 0x000 108c5b1fb65SWyon Bi # define DP_DPCD_REV_10 0x10 109c5b1fb65SWyon Bi # define DP_DPCD_REV_11 0x11 110c5b1fb65SWyon Bi # define DP_DPCD_REV_12 0x12 111c5b1fb65SWyon Bi # define DP_DPCD_REV_13 0x13 112c5b1fb65SWyon Bi # define DP_DPCD_REV_14 0x14 113c5b1fb65SWyon Bi 114c5b1fb65SWyon Bi #define DP_MAX_LINK_RATE 0x001 115c5b1fb65SWyon Bi 116c5b1fb65SWyon Bi #define DP_MAX_LANE_COUNT 0x002 117c5b1fb65SWyon Bi # define DP_MAX_LANE_COUNT_MASK 0x1f 118c5b1fb65SWyon Bi # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */ 119c5b1fb65SWyon Bi # define DP_ENHANCED_FRAME_CAP (1 << 7) 120c5b1fb65SWyon Bi 121c5b1fb65SWyon Bi #define DP_MAX_DOWNSPREAD 0x003 122c5b1fb65SWyon Bi # define DP_MAX_DOWNSPREAD_0_5 (1 << 0) 123c5b1fb65SWyon Bi # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6) 124c5b1fb65SWyon Bi # define DP_TPS4_SUPPORTED (1 << 7) 125c5b1fb65SWyon Bi 126c5b1fb65SWyon Bi #define DP_NORP 0x004 127c5b1fb65SWyon Bi 128c5b1fb65SWyon Bi #define DP_DOWNSTREAMPORT_PRESENT 0x005 129c5b1fb65SWyon Bi # define DP_DWN_STRM_PORT_PRESENT (1 << 0) 130c5b1fb65SWyon Bi # define DP_DWN_STRM_PORT_TYPE_MASK 0x06 131c5b1fb65SWyon Bi # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1) 132c5b1fb65SWyon Bi # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1) 133c5b1fb65SWyon Bi # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1) 134c5b1fb65SWyon Bi # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1) 135c5b1fb65SWyon Bi # define DP_FORMAT_CONVERSION (1 << 3) 136c5b1fb65SWyon Bi # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */ 137c5b1fb65SWyon Bi 138c5b1fb65SWyon Bi #define DP_MAIN_LINK_CHANNEL_CODING 0x006 139ebdfc6a4SZhang Yubing # define DP_CAP_ANSI_8B10B (1 << 0) 140c5b1fb65SWyon Bi 141c5b1fb65SWyon Bi #define DP_DOWN_STREAM_PORT_COUNT 0x007 142c5b1fb65SWyon Bi # define DP_PORT_COUNT_MASK 0x0f 143c5b1fb65SWyon Bi # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */ 144c5b1fb65SWyon Bi # define DP_OUI_SUPPORT (1 << 7) 145c5b1fb65SWyon Bi 146c5b1fb65SWyon Bi #define DP_RECEIVE_PORT_0_CAP_0 0x008 147c5b1fb65SWyon Bi # define DP_LOCAL_EDID_PRESENT (1 << 1) 148c5b1fb65SWyon Bi # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2) 149c5b1fb65SWyon Bi 150c5b1fb65SWyon Bi #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009 151c5b1fb65SWyon Bi 152c5b1fb65SWyon Bi #define DP_RECEIVE_PORT_1_CAP_0 0x00a 153c5b1fb65SWyon Bi #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b 154c5b1fb65SWyon Bi 155c5b1fb65SWyon Bi #define DP_I2C_SPEED_CAP 0x00c /* DPI */ 156c5b1fb65SWyon Bi # define DP_I2C_SPEED_1K 0x01 157c5b1fb65SWyon Bi # define DP_I2C_SPEED_5K 0x02 158c5b1fb65SWyon Bi # define DP_I2C_SPEED_10K 0x04 159c5b1fb65SWyon Bi # define DP_I2C_SPEED_100K 0x08 160c5b1fb65SWyon Bi # define DP_I2C_SPEED_400K 0x10 161c5b1fb65SWyon Bi # define DP_I2C_SPEED_1M 0x20 162c5b1fb65SWyon Bi 163c5b1fb65SWyon Bi #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */ 164c5b1fb65SWyon Bi # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0) 165c5b1fb65SWyon Bi # define DP_FRAMING_CHANGE_CAP (1 << 1) 166c5b1fb65SWyon Bi # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */ 167c5b1fb65SWyon Bi 168c5b1fb65SWyon Bi #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */ 169c5b1fb65SWyon Bi # define DP_TRAINING_AUX_RD_MASK 0x7F /* XXX 1.2? */ 170ebdfc6a4SZhang Yubing # define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */ 171c5b1fb65SWyon Bi 172c5b1fb65SWyon Bi #define DP_ADAPTER_CAP 0x00f /* 1.2 */ 173c5b1fb65SWyon Bi # define DP_FORCE_LOAD_SENSE_CAP (1 << 0) 174c5b1fb65SWyon Bi # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1) 175c5b1fb65SWyon Bi 176c5b1fb65SWyon Bi #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */ 177c5b1fb65SWyon Bi # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */ 178c5b1fb65SWyon Bi 179c5b1fb65SWyon Bi /* Multiple stream transport */ 180c5b1fb65SWyon Bi #define DP_FAUX_CAP 0x020 /* 1.2 */ 181c5b1fb65SWyon Bi # define DP_FAUX_CAP_1 (1 << 0) 182c5b1fb65SWyon Bi 183c5b1fb65SWyon Bi #define DP_MSTM_CAP 0x021 /* 1.2 */ 184c5b1fb65SWyon Bi # define DP_MST_CAP (1 << 0) 185c5b1fb65SWyon Bi 186c5b1fb65SWyon Bi #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */ 187c5b1fb65SWyon Bi 188c5b1fb65SWyon Bi /* AV_SYNC_DATA_BLOCK 1.2 */ 189c5b1fb65SWyon Bi #define DP_AV_GRANULARITY 0x023 190c5b1fb65SWyon Bi # define DP_AG_FACTOR_MASK (0xf << 0) 191c5b1fb65SWyon Bi # define DP_AG_FACTOR_3MS (0 << 0) 192c5b1fb65SWyon Bi # define DP_AG_FACTOR_2MS (1 << 0) 193c5b1fb65SWyon Bi # define DP_AG_FACTOR_1MS (2 << 0) 194c5b1fb65SWyon Bi # define DP_AG_FACTOR_500US (3 << 0) 195c5b1fb65SWyon Bi # define DP_AG_FACTOR_200US (4 << 0) 196c5b1fb65SWyon Bi # define DP_AG_FACTOR_100US (5 << 0) 197c5b1fb65SWyon Bi # define DP_AG_FACTOR_10US (6 << 0) 198c5b1fb65SWyon Bi # define DP_AG_FACTOR_1US (7 << 0) 199c5b1fb65SWyon Bi # define DP_VG_FACTOR_MASK (0xf << 4) 200c5b1fb65SWyon Bi # define DP_VG_FACTOR_3MS (0 << 4) 201c5b1fb65SWyon Bi # define DP_VG_FACTOR_2MS (1 << 4) 202c5b1fb65SWyon Bi # define DP_VG_FACTOR_1MS (2 << 4) 203c5b1fb65SWyon Bi # define DP_VG_FACTOR_500US (3 << 4) 204c5b1fb65SWyon Bi # define DP_VG_FACTOR_200US (4 << 4) 205c5b1fb65SWyon Bi # define DP_VG_FACTOR_100US (5 << 4) 206c5b1fb65SWyon Bi 207c5b1fb65SWyon Bi #define DP_AUD_DEC_LAT0 0x024 208c5b1fb65SWyon Bi #define DP_AUD_DEC_LAT1 0x025 209c5b1fb65SWyon Bi 210c5b1fb65SWyon Bi #define DP_AUD_PP_LAT0 0x026 211c5b1fb65SWyon Bi #define DP_AUD_PP_LAT1 0x027 212c5b1fb65SWyon Bi 213c5b1fb65SWyon Bi #define DP_VID_INTER_LAT 0x028 214c5b1fb65SWyon Bi 215c5b1fb65SWyon Bi #define DP_VID_PROG_LAT 0x029 216c5b1fb65SWyon Bi 217c5b1fb65SWyon Bi #define DP_REP_LAT 0x02a 218c5b1fb65SWyon Bi 219c5b1fb65SWyon Bi #define DP_AUD_DEL_INS0 0x02b 220c5b1fb65SWyon Bi #define DP_AUD_DEL_INS1 0x02c 221c5b1fb65SWyon Bi #define DP_AUD_DEL_INS2 0x02d 222c5b1fb65SWyon Bi /* End of AV_SYNC_DATA_BLOCK */ 223c5b1fb65SWyon Bi 224c5b1fb65SWyon Bi #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */ 225c5b1fb65SWyon Bi # define DP_ALPM_CAP (1 << 0) 226c5b1fb65SWyon Bi 227c5b1fb65SWyon Bi #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */ 228c5b1fb65SWyon Bi # define DP_AUX_FRAME_SYNC_CAP (1 << 0) 229c5b1fb65SWyon Bi 230c5b1fb65SWyon Bi #define DP_GUID 0x030 /* 1.2 */ 231c5b1fb65SWyon Bi 232c5b1fb65SWyon Bi #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */ 233c5b1fb65SWyon Bi # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0) 234c5b1fb65SWyon Bi 235c5b1fb65SWyon Bi #define DP_DSC_REV 0x061 236c5b1fb65SWyon Bi # define DP_DSC_MAJOR_MASK (0xf << 0) 237c5b1fb65SWyon Bi # define DP_DSC_MINOR_MASK (0xf << 4) 238c5b1fb65SWyon Bi # define DP_DSC_MAJOR_SHIFT 0 239c5b1fb65SWyon Bi # define DP_DSC_MINOR_SHIFT 4 240c5b1fb65SWyon Bi 241c5b1fb65SWyon Bi #define DP_DSC_RC_BUF_BLK_SIZE 0x062 242c5b1fb65SWyon Bi # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0 243c5b1fb65SWyon Bi # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1 244c5b1fb65SWyon Bi # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2 245c5b1fb65SWyon Bi # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3 246c5b1fb65SWyon Bi 247c5b1fb65SWyon Bi #define DP_DSC_RC_BUF_SIZE 0x063 248c5b1fb65SWyon Bi 249c5b1fb65SWyon Bi #define DP_DSC_SLICE_CAP_1 0x064 250c5b1fb65SWyon Bi # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0) 251c5b1fb65SWyon Bi # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1) 252c5b1fb65SWyon Bi # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3) 253c5b1fb65SWyon Bi # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4) 254c5b1fb65SWyon Bi # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5) 255c5b1fb65SWyon Bi # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6) 256c5b1fb65SWyon Bi # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7) 257c5b1fb65SWyon Bi 258c5b1fb65SWyon Bi #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065 259c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0) 260c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0 261c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1 262c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2 263c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3 264c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4 265c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5 266c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6 267c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7 268c5b1fb65SWyon Bi # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8 269c5b1fb65SWyon Bi 270c5b1fb65SWyon Bi #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066 271c5b1fb65SWyon Bi # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0) 272c5b1fb65SWyon Bi 273c5b1fb65SWyon Bi #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */ 274c5b1fb65SWyon Bi 275c5b1fb65SWyon Bi #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */ 276c5b1fb65SWyon Bi 277c5b1fb65SWyon Bi #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069 278c5b1fb65SWyon Bi # define DP_DSC_RGB (1 << 0) 279c5b1fb65SWyon Bi # define DP_DSC_YCbCr444 (1 << 1) 280c5b1fb65SWyon Bi # define DP_DSC_YCbCr422_Simple (1 << 2) 281c5b1fb65SWyon Bi # define DP_DSC_YCbCr422_Native (1 << 3) 282c5b1fb65SWyon Bi # define DP_DSC_YCbCr420_Native (1 << 4) 283c5b1fb65SWyon Bi 284c5b1fb65SWyon Bi #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A 285c5b1fb65SWyon Bi # define DP_DSC_8_BPC (1 << 1) 286c5b1fb65SWyon Bi # define DP_DSC_10_BPC (1 << 2) 287c5b1fb65SWyon Bi # define DP_DSC_12_BPC (1 << 3) 288c5b1fb65SWyon Bi 289c5b1fb65SWyon Bi #define DP_DSC_PEAK_THROUGHPUT 0x06B 290c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0) 291c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0 292c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0) 293c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0) 294c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0) 295c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0) 296c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0) 297c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0) 298c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0) 299c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0) 300c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0) 301c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0) 302c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0) 303c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0) 304c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0) 305c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0) 306c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4) 307c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4 308c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4) 309c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4) 310c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4) 311c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4) 312c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4) 313c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4) 314c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4) 315c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4) 316c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4) 317c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4) 318c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4) 319c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4) 320c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4) 321c5b1fb65SWyon Bi # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4) 322c5b1fb65SWyon Bi 323c5b1fb65SWyon Bi #define DP_DSC_MAX_SLICE_WIDTH 0x06C 324c5b1fb65SWyon Bi 325c5b1fb65SWyon Bi #define DP_DSC_SLICE_CAP_2 0x06D 326c5b1fb65SWyon Bi # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0) 327c5b1fb65SWyon Bi # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1) 328c5b1fb65SWyon Bi # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2) 329c5b1fb65SWyon Bi 330c5b1fb65SWyon Bi #define DP_DSC_BITS_PER_PIXEL_INC 0x06F 331c5b1fb65SWyon Bi # define DP_DSC_BITS_PER_PIXEL_1_16 0x0 332c5b1fb65SWyon Bi # define DP_DSC_BITS_PER_PIXEL_1_8 0x1 333c5b1fb65SWyon Bi # define DP_DSC_BITS_PER_PIXEL_1_4 0x2 334c5b1fb65SWyon Bi # define DP_DSC_BITS_PER_PIXEL_1_2 0x3 335c5b1fb65SWyon Bi # define DP_DSC_BITS_PER_PIXEL_1 0x4 336c5b1fb65SWyon Bi 337c5b1fb65SWyon Bi #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */ 338c5b1fb65SWyon Bi # define DP_PSR_IS_SUPPORTED 1 339c5b1fb65SWyon Bi # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */ 340c5b1fb65SWyon Bi # define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */ 341c5b1fb65SWyon Bi 342c5b1fb65SWyon Bi #define DP_PSR_CAPS 0x071 /* XXX 1.2? */ 343c5b1fb65SWyon Bi # define DP_PSR_NO_TRAIN_ON_EXIT 1 344c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_330 (0 << 1) 345c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_275 (1 << 1) 346c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_220 (2 << 1) 347c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_165 (3 << 1) 348c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_110 (4 << 1) 349c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_55 (5 << 1) 350c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_0 (6 << 1) 351c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_MASK (7 << 1) 352c5b1fb65SWyon Bi # define DP_PSR_SETUP_TIME_SHIFT 1 353c5b1fb65SWyon Bi # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */ 354c5b1fb65SWyon Bi # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */ 355c5b1fb65SWyon Bi /* 356c5b1fb65SWyon Bi * 0x80-0x8f describe downstream port capabilities, but there are two layouts 357c5b1fb65SWyon Bi * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not, 358c5b1fb65SWyon Bi * each port's descriptor is one byte wide. If it was set, each port's is 359c5b1fb65SWyon Bi * four bytes wide, starting with the one byte from the base info. As of 360c5b1fb65SWyon Bi * DP interop v1.1a only VGA defines additional detail. 361c5b1fb65SWyon Bi */ 362c5b1fb65SWyon Bi 363c5b1fb65SWyon Bi /* offset 0 */ 364c5b1fb65SWyon Bi #define DP_DOWNSTREAM_PORT_0 0x80 365c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_MASK (7 << 0) 366c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_DP 0 367c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_VGA 1 368c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_DVI 2 369c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_HDMI 3 370c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_NON_EDID 4 371c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_DP_DUALMODE 5 372c5b1fb65SWyon Bi # define DP_DS_PORT_TYPE_WIRELESS 6 373c5b1fb65SWyon Bi # define DP_DS_PORT_HPD (1 << 3) 374c5b1fb65SWyon Bi /* offset 1 for VGA is maximum megapixels per second / 8 */ 375c5b1fb65SWyon Bi /* offset 2 */ 376c5b1fb65SWyon Bi # define DP_DS_MAX_BPC_MASK (3 << 0) 377c5b1fb65SWyon Bi # define DP_DS_8BPC 0 378c5b1fb65SWyon Bi # define DP_DS_10BPC 1 379c5b1fb65SWyon Bi # define DP_DS_12BPC 2 380c5b1fb65SWyon Bi # define DP_DS_16BPC 3 381c5b1fb65SWyon Bi 382c5b1fb65SWyon Bi /* DP Forward error Correction Registers */ 383c5b1fb65SWyon Bi #define DP_FEC_CAPABILITY 0x090 /* 1.4 */ 384c5b1fb65SWyon Bi # define DP_FEC_CAPABLE (1 << 0) 385c5b1fb65SWyon Bi # define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1) 386c5b1fb65SWyon Bi # define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2) 387c5b1fb65SWyon Bi # define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3) 388c5b1fb65SWyon Bi 389c5b1fb65SWyon Bi /* link configuration */ 390c5b1fb65SWyon Bi #define DP_LINK_BW_SET 0x100 391c5b1fb65SWyon Bi # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */ 392c5b1fb65SWyon Bi # define DP_LINK_BW_1_62 0x06 393c5b1fb65SWyon Bi # define DP_LINK_BW_2_7 0x0a 394c5b1fb65SWyon Bi # define DP_LINK_BW_5_4 0x14 /* 1.2 */ 395c5b1fb65SWyon Bi # define DP_LINK_BW_8_1 0x1e /* 1.4 */ 396c5b1fb65SWyon Bi 397c5b1fb65SWyon Bi #define DP_LANE_COUNT_SET 0x101 398c5b1fb65SWyon Bi # define DP_LANE_COUNT_MASK 0x0f 399c5b1fb65SWyon Bi # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7) 400c5b1fb65SWyon Bi 401c5b1fb65SWyon Bi #define DP_TRAINING_PATTERN_SET 0x102 402c5b1fb65SWyon Bi # define DP_TRAINING_PATTERN_DISABLE 0 403c5b1fb65SWyon Bi # define DP_TRAINING_PATTERN_1 1 404c5b1fb65SWyon Bi # define DP_TRAINING_PATTERN_2 2 405c5b1fb65SWyon Bi # define DP_TRAINING_PATTERN_3 3 /* 1.2 */ 406c5b1fb65SWyon Bi # define DP_TRAINING_PATTERN_4 7 /* 1.4 */ 407c5b1fb65SWyon Bi # define DP_TRAINING_PATTERN_MASK 0x3 408c5b1fb65SWyon Bi # define DP_TRAINING_PATTERN_MASK_1_4 0xf 409c5b1fb65SWyon Bi 410c5b1fb65SWyon Bi /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */ 411c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2) 412c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2) 413c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2) 414c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2) 415c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2) 416c5b1fb65SWyon Bi 417c5b1fb65SWyon Bi # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4) 418c5b1fb65SWyon Bi # define DP_LINK_SCRAMBLING_DISABLE (1 << 5) 419c5b1fb65SWyon Bi 420c5b1fb65SWyon Bi # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6) 421c5b1fb65SWyon Bi # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6) 422c5b1fb65SWyon Bi # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6) 423c5b1fb65SWyon Bi # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6) 424c5b1fb65SWyon Bi 425c5b1fb65SWyon Bi #define DP_TRAINING_LANE0_SET 0x103 426c5b1fb65SWyon Bi #define DP_TRAINING_LANE1_SET 0x104 427c5b1fb65SWyon Bi #define DP_TRAINING_LANE2_SET 0x105 428c5b1fb65SWyon Bi #define DP_TRAINING_LANE3_SET 0x106 429c5b1fb65SWyon Bi 430c5b1fb65SWyon Bi # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3 431c5b1fb65SWyon Bi # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0 432c5b1fb65SWyon Bi # define DP_TRAIN_MAX_SWING_REACHED (1 << 2) 433c5b1fb65SWyon Bi # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0) 434c5b1fb65SWyon Bi # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0) 435c5b1fb65SWyon Bi # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0) 436c5b1fb65SWyon Bi # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0) 437c5b1fb65SWyon Bi 438c5b1fb65SWyon Bi # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3) 439c5b1fb65SWyon Bi # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3) 440c5b1fb65SWyon Bi # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3) 441c5b1fb65SWyon Bi # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3) 442c5b1fb65SWyon Bi # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3) 443c5b1fb65SWyon Bi 444c5b1fb65SWyon Bi # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3 445c5b1fb65SWyon Bi # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5) 446c5b1fb65SWyon Bi 447c5b1fb65SWyon Bi #define DP_DOWNSPREAD_CTRL 0x107 448c5b1fb65SWyon Bi # define DP_SPREAD_AMP_0_5 (1 << 4) 449c5b1fb65SWyon Bi # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */ 450c5b1fb65SWyon Bi 451c5b1fb65SWyon Bi #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108 452c5b1fb65SWyon Bi # define DP_SET_ANSI_8B10B (1 << 0) 453c5b1fb65SWyon Bi 454c5b1fb65SWyon Bi #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */ 455c5b1fb65SWyon Bi /* bitmask as for DP_I2C_SPEED_CAP */ 456c5b1fb65SWyon Bi 457c5b1fb65SWyon Bi #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */ 458c5b1fb65SWyon Bi # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0) 459c5b1fb65SWyon Bi # define DP_FRAMING_CHANGE_ENABLE (1 << 1) 460c5b1fb65SWyon Bi # define DP_PANEL_SELF_TEST_ENABLE (1 << 7) 461c5b1fb65SWyon Bi 462c5b1fb65SWyon Bi #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */ 463c5b1fb65SWyon Bi #define DP_LINK_QUAL_LANE1_SET 0x10c 464c5b1fb65SWyon Bi #define DP_LINK_QUAL_LANE2_SET 0x10d 465c5b1fb65SWyon Bi #define DP_LINK_QUAL_LANE3_SET 0x10e 466c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_DISABLE 0 467c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_D10_2 1 468c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2 469c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_PRBS7 3 470c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4 471c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5 472c5b1fb65SWyon Bi # define DP_LINK_QUAL_PATTERN_MASK 7 473c5b1fb65SWyon Bi 474c5b1fb65SWyon Bi #define DP_TRAINING_LANE0_1_SET2 0x10f 475c5b1fb65SWyon Bi #define DP_TRAINING_LANE2_3_SET2 0x110 476c5b1fb65SWyon Bi # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0) 477c5b1fb65SWyon Bi # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2) 478c5b1fb65SWyon Bi # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4) 479c5b1fb65SWyon Bi # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6) 480c5b1fb65SWyon Bi 481c5b1fb65SWyon Bi #define DP_MSTM_CTRL 0x111 /* 1.2 */ 482c5b1fb65SWyon Bi # define DP_MST_EN (1 << 0) 483c5b1fb65SWyon Bi # define DP_UP_REQ_EN (1 << 1) 484c5b1fb65SWyon Bi # define DP_UPSTREAM_IS_SRC (1 << 2) 485c5b1fb65SWyon Bi 486c5b1fb65SWyon Bi #define DP_AUDIO_DELAY0 0x112 /* 1.2 */ 487c5b1fb65SWyon Bi #define DP_AUDIO_DELAY1 0x113 488c5b1fb65SWyon Bi #define DP_AUDIO_DELAY2 0x114 489c5b1fb65SWyon Bi 490c5b1fb65SWyon Bi #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */ 491c5b1fb65SWyon Bi # define DP_LINK_RATE_SET_SHIFT 0 492c5b1fb65SWyon Bi # define DP_LINK_RATE_SET_MASK (7 << 0) 493c5b1fb65SWyon Bi 494c5b1fb65SWyon Bi #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */ 495c5b1fb65SWyon Bi # define DP_ALPM_ENABLE (1 << 0) 496c5b1fb65SWyon Bi # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1) 497c5b1fb65SWyon Bi 498c5b1fb65SWyon Bi #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */ 499c5b1fb65SWyon Bi # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0) 500c5b1fb65SWyon Bi # define DP_IRQ_HPD_ENABLE (1 << 1) 501c5b1fb65SWyon Bi 502c5b1fb65SWyon Bi #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */ 503c5b1fb65SWyon Bi # define DP_PWR_NOT_NEEDED (1 << 0) 504c5b1fb65SWyon Bi 505c5b1fb65SWyon Bi #define DP_FEC_CONFIGURATION 0x120 /* 1.4 */ 506c5b1fb65SWyon Bi # define DP_FEC_READY (1 << 0) 507c5b1fb65SWyon Bi # define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1) 508c5b1fb65SWyon Bi # define DP_FEC_ERR_COUNT_DIS (0 << 1) 509c5b1fb65SWyon Bi # define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1) 510c5b1fb65SWyon Bi # define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1) 511c5b1fb65SWyon Bi # define DP_FEC_BIT_ERROR_COUNT (3 << 1) 512c5b1fb65SWyon Bi # define DP_FEC_LANE_SELECT_MASK (3 << 4) 513c5b1fb65SWyon Bi # define DP_FEC_LANE_0_SELECT (0 << 4) 514c5b1fb65SWyon Bi # define DP_FEC_LANE_1_SELECT (1 << 4) 515c5b1fb65SWyon Bi # define DP_FEC_LANE_2_SELECT (2 << 4) 516c5b1fb65SWyon Bi # define DP_FEC_LANE_3_SELECT (3 << 4) 517c5b1fb65SWyon Bi 518c5b1fb65SWyon Bi #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */ 519c5b1fb65SWyon Bi # define DP_AUX_FRAME_SYNC_VALID (1 << 0) 520c5b1fb65SWyon Bi 521c5b1fb65SWyon Bi #define DP_DSC_ENABLE 0x160 /* DP 1.4 */ 522c5b1fb65SWyon Bi 523c5b1fb65SWyon Bi #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */ 524c5b1fb65SWyon Bi # define DP_PSR_ENABLE (1 << 0) 525c5b1fb65SWyon Bi # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1) 526c5b1fb65SWyon Bi # define DP_PSR_CRC_VERIFICATION (1 << 2) 527c5b1fb65SWyon Bi # define DP_PSR_FRAME_CAPTURE (1 << 3) 528c5b1fb65SWyon Bi # define DP_PSR_SELECTIVE_UPDATE (1 << 4) 529c5b1fb65SWyon Bi # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5) 530c5b1fb65SWyon Bi # define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */ 531c5b1fb65SWyon Bi 532c5b1fb65SWyon Bi #define DP_ADAPTER_CTRL 0x1a0 533c5b1fb65SWyon Bi # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0) 534c5b1fb65SWyon Bi 535c5b1fb65SWyon Bi #define DP_BRANCH_DEVICE_CTRL 0x1a1 536c5b1fb65SWyon Bi # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0) 537c5b1fb65SWyon Bi 538c5b1fb65SWyon Bi #define DP_PAYLOAD_ALLOCATE_SET 0x1c0 539c5b1fb65SWyon Bi #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1 540c5b1fb65SWyon Bi #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2 541c5b1fb65SWyon Bi 542c5b1fb65SWyon Bi #define DP_SINK_COUNT 0x200 543c5b1fb65SWyon Bi /* prior to 1.2 bit 7 was reserved mbz */ 544c5b1fb65SWyon Bi # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f)) 545c5b1fb65SWyon Bi # define DP_SINK_CP_READY (1 << 6) 546c5b1fb65SWyon Bi 547c5b1fb65SWyon Bi #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201 548c5b1fb65SWyon Bi # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0) 549c5b1fb65SWyon Bi # define DP_AUTOMATED_TEST_REQUEST (1 << 1) 550c5b1fb65SWyon Bi # define DP_CP_IRQ (1 << 2) 551c5b1fb65SWyon Bi # define DP_MCCS_IRQ (1 << 3) 552c5b1fb65SWyon Bi # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */ 553c5b1fb65SWyon Bi # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */ 554c5b1fb65SWyon Bi # define DP_SINK_SPECIFIC_IRQ (1 << 6) 555c5b1fb65SWyon Bi 556c5b1fb65SWyon Bi #define DP_LANE0_1_STATUS 0x202 557c5b1fb65SWyon Bi #define DP_LANE2_3_STATUS 0x203 558c5b1fb65SWyon Bi # define DP_LANE_CR_DONE (1 << 0) 559c5b1fb65SWyon Bi # define DP_LANE_CHANNEL_EQ_DONE (1 << 1) 560c5b1fb65SWyon Bi # define DP_LANE_SYMBOL_LOCKED (1 << 2) 561c5b1fb65SWyon Bi 562c5b1fb65SWyon Bi #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \ 563c5b1fb65SWyon Bi DP_LANE_CHANNEL_EQ_DONE | \ 564c5b1fb65SWyon Bi DP_LANE_SYMBOL_LOCKED) 565c5b1fb65SWyon Bi 566c5b1fb65SWyon Bi #define DP_LANE_ALIGN_STATUS_UPDATED 0x204 567c5b1fb65SWyon Bi 568c5b1fb65SWyon Bi #define DP_INTERLANE_ALIGN_DONE (1 << 0) 569c5b1fb65SWyon Bi #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6) 570c5b1fb65SWyon Bi #define DP_LINK_STATUS_UPDATED (1 << 7) 571c5b1fb65SWyon Bi 572c5b1fb65SWyon Bi #define DP_SINK_STATUS 0x205 573c5b1fb65SWyon Bi 574c5b1fb65SWyon Bi #define DP_RECEIVE_PORT_0_STATUS (1 << 0) 575c5b1fb65SWyon Bi #define DP_RECEIVE_PORT_1_STATUS (1 << 1) 576c5b1fb65SWyon Bi 577c5b1fb65SWyon Bi #define DP_ADJUST_REQUEST_LANE0_1 0x206 578c5b1fb65SWyon Bi #define DP_ADJUST_REQUEST_LANE2_3 0x207 579c5b1fb65SWyon Bi # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03 580c5b1fb65SWyon Bi # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0 581c5b1fb65SWyon Bi # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c 582c5b1fb65SWyon Bi # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2 583c5b1fb65SWyon Bi # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30 584c5b1fb65SWyon Bi # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4 585c5b1fb65SWyon Bi # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0 586c5b1fb65SWyon Bi # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6 587c5b1fb65SWyon Bi 588c5b1fb65SWyon Bi #define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c 589c5b1fb65SWyon Bi 590c5b1fb65SWyon Bi #define DP_TEST_REQUEST 0x218 591c5b1fb65SWyon Bi # define DP_TEST_LINK_TRAINING (1 << 0) 592c5b1fb65SWyon Bi # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1) 593c5b1fb65SWyon Bi # define DP_TEST_LINK_EDID_READ (1 << 2) 594c5b1fb65SWyon Bi # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */ 595c5b1fb65SWyon Bi # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */ 596c5b1fb65SWyon Bi 597c5b1fb65SWyon Bi #define DP_TEST_LINK_RATE 0x219 598c5b1fb65SWyon Bi # define DP_LINK_RATE_162 (0x6) 599c5b1fb65SWyon Bi # define DP_LINK_RATE_27 (0xa) 600c5b1fb65SWyon Bi 601c5b1fb65SWyon Bi #define DP_TEST_LANE_COUNT 0x220 602c5b1fb65SWyon Bi 603c5b1fb65SWyon Bi #define DP_TEST_PATTERN 0x221 604c5b1fb65SWyon Bi # define DP_NO_TEST_PATTERN 0x0 605c5b1fb65SWyon Bi # define DP_COLOR_RAMP 0x1 606c5b1fb65SWyon Bi # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2 607c5b1fb65SWyon Bi # define DP_COLOR_SQUARE 0x3 608c5b1fb65SWyon Bi 609c5b1fb65SWyon Bi #define DP_TEST_H_TOTAL_HI 0x222 610c5b1fb65SWyon Bi #define DP_TEST_H_TOTAL_LO 0x223 611c5b1fb65SWyon Bi 612c5b1fb65SWyon Bi #define DP_TEST_V_TOTAL_HI 0x224 613c5b1fb65SWyon Bi #define DP_TEST_V_TOTAL_LO 0x225 614c5b1fb65SWyon Bi 615c5b1fb65SWyon Bi #define DP_TEST_H_START_HI 0x226 616c5b1fb65SWyon Bi #define DP_TEST_H_START_LO 0x227 617c5b1fb65SWyon Bi 618c5b1fb65SWyon Bi #define DP_TEST_V_START_HI 0x228 619c5b1fb65SWyon Bi #define DP_TEST_V_START_LO 0x229 620c5b1fb65SWyon Bi 621c5b1fb65SWyon Bi #define DP_TEST_HSYNC_HI 0x22A 622c5b1fb65SWyon Bi # define DP_TEST_HSYNC_POLARITY (1 << 7) 623c5b1fb65SWyon Bi # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0) 624c5b1fb65SWyon Bi #define DP_TEST_HSYNC_WIDTH_LO 0x22B 625c5b1fb65SWyon Bi 626c5b1fb65SWyon Bi #define DP_TEST_VSYNC_HI 0x22C 627c5b1fb65SWyon Bi # define DP_TEST_VSYNC_POLARITY (1 << 7) 628c5b1fb65SWyon Bi # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0) 629c5b1fb65SWyon Bi #define DP_TEST_VSYNC_WIDTH_LO 0x22D 630c5b1fb65SWyon Bi 631c5b1fb65SWyon Bi #define DP_TEST_H_WIDTH_HI 0x22E 632c5b1fb65SWyon Bi #define DP_TEST_H_WIDTH_LO 0x22F 633c5b1fb65SWyon Bi 634c5b1fb65SWyon Bi #define DP_TEST_V_HEIGHT_HI 0x230 635c5b1fb65SWyon Bi #define DP_TEST_V_HEIGHT_LO 0x231 636c5b1fb65SWyon Bi 637c5b1fb65SWyon Bi #define DP_TEST_MISC0 0x232 638c5b1fb65SWyon Bi # define DP_TEST_SYNC_CLOCK (1 << 0) 639c5b1fb65SWyon Bi # define DP_TEST_COLOR_FORMAT_MASK (3 << 1) 640c5b1fb65SWyon Bi # define DP_TEST_COLOR_FORMAT_SHIFT 1 641c5b1fb65SWyon Bi # define DP_COLOR_FORMAT_RGB (0 << 1) 642c5b1fb65SWyon Bi # define DP_COLOR_FORMAT_YCbCr422 (1 << 1) 643c5b1fb65SWyon Bi # define DP_COLOR_FORMAT_YCbCr444 (2 << 1) 644c5b1fb65SWyon Bi # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3) 645c5b1fb65SWyon Bi # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4) 646c5b1fb65SWyon Bi # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4) 647c5b1fb65SWyon Bi # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4) 648c5b1fb65SWyon Bi # define DP_TEST_BIT_DEPTH_MASK (7 << 5) 649c5b1fb65SWyon Bi # define DP_TEST_BIT_DEPTH_SHIFT 5 650c5b1fb65SWyon Bi # define DP_TEST_BIT_DEPTH_6 (0 << 5) 651c5b1fb65SWyon Bi # define DP_TEST_BIT_DEPTH_8 (1 << 5) 652c5b1fb65SWyon Bi # define DP_TEST_BIT_DEPTH_10 (2 << 5) 653c5b1fb65SWyon Bi # define DP_TEST_BIT_DEPTH_12 (3 << 5) 654c5b1fb65SWyon Bi # define DP_TEST_BIT_DEPTH_16 (4 << 5) 655c5b1fb65SWyon Bi 656c5b1fb65SWyon Bi #define DP_TEST_MISC1 0x233 657c5b1fb65SWyon Bi # define DP_TEST_REFRESH_DENOMINATOR (1 << 0) 658c5b1fb65SWyon Bi # define DP_TEST_INTERLACED (1 << 1) 659c5b1fb65SWyon Bi 660c5b1fb65SWyon Bi #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234 661c5b1fb65SWyon Bi 662c5b1fb65SWyon Bi #define DP_TEST_MISC0 0x232 663c5b1fb65SWyon Bi 664c5b1fb65SWyon Bi #define DP_TEST_CRC_R_CR 0x240 665c5b1fb65SWyon Bi #define DP_TEST_CRC_G_Y 0x242 666c5b1fb65SWyon Bi #define DP_TEST_CRC_B_CB 0x244 667c5b1fb65SWyon Bi 668c5b1fb65SWyon Bi #define DP_TEST_SINK_MISC 0x246 669c5b1fb65SWyon Bi # define DP_TEST_CRC_SUPPORTED (1 << 5) 670c5b1fb65SWyon Bi # define DP_TEST_COUNT_MASK 0xf 671c5b1fb65SWyon Bi 672c5b1fb65SWyon Bi #define DP_TEST_PHY_PATTERN 0x248 673c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_NONE 0x0 674c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING 0x1 675c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT 0x2 676c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_PRBS7 0x3 677c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN 0x4 678c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_CP2520_PATTERN_1 0x5 679c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_CP2520_PATTERN_2 0x6 680c5b1fb65SWyon Bi # define DP_TEST_PHY_PATTERN_CP2520_PATTERN_3 0x7 681c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250 682c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251 683c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252 684c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253 685c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254 686c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255 687c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256 688c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257 689c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258 690c5b1fb65SWyon Bi #define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259 691c5b1fb65SWyon Bi 692c5b1fb65SWyon Bi #define DP_TEST_RESPONSE 0x260 693c5b1fb65SWyon Bi # define DP_TEST_ACK (1 << 0) 694c5b1fb65SWyon Bi # define DP_TEST_NAK (1 << 1) 695c5b1fb65SWyon Bi # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2) 696c5b1fb65SWyon Bi 697c5b1fb65SWyon Bi #define DP_TEST_EDID_CHECKSUM 0x261 698c5b1fb65SWyon Bi 699c5b1fb65SWyon Bi #define DP_TEST_SINK 0x270 700c5b1fb65SWyon Bi # define DP_TEST_SINK_START (1 << 0) 701c5b1fb65SWyon Bi 702c5b1fb65SWyon Bi #define DP_FEC_STATUS 0x280 /* 1.4 */ 703c5b1fb65SWyon Bi # define DP_FEC_DECODE_EN_DETECTED (1 << 0) 704c5b1fb65SWyon Bi # define DP_FEC_DECODE_DIS_DETECTED (1 << 1) 705c5b1fb65SWyon Bi 706c5b1fb65SWyon Bi #define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */ 707c5b1fb65SWyon Bi 708c5b1fb65SWyon Bi #define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */ 709c5b1fb65SWyon Bi # define DP_FEC_ERROR_COUNT_MASK 0x7F 710c5b1fb65SWyon Bi # define DP_FEC_ERR_COUNT_VALID (1 << 7) 711c5b1fb65SWyon Bi 712c5b1fb65SWyon Bi #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */ 713c5b1fb65SWyon Bi # define DP_PAYLOAD_TABLE_UPDATED (1 << 0) 714c5b1fb65SWyon Bi # define DP_PAYLOAD_ACT_HANDLED (1 << 1) 715c5b1fb65SWyon Bi 716c5b1fb65SWyon Bi #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */ 717c5b1fb65SWyon Bi /* up to ID_SLOT_63 at 0x2ff */ 718c5b1fb65SWyon Bi 719c5b1fb65SWyon Bi #define DP_SOURCE_OUI 0x300 720c5b1fb65SWyon Bi #define DP_SINK_OUI 0x400 721c5b1fb65SWyon Bi #define DP_BRANCH_OUI 0x500 722c5b1fb65SWyon Bi #define DP_BRANCH_ID 0x503 723c5b1fb65SWyon Bi #define DP_BRANCH_REVISION_START 0x509 724c5b1fb65SWyon Bi #define DP_BRANCH_HW_REV 0x509 725c5b1fb65SWyon Bi #define DP_BRANCH_SW_REV 0x50A 726c5b1fb65SWyon Bi 727c5b1fb65SWyon Bi #define DP_SET_POWER 0x600 728c5b1fb65SWyon Bi # define DP_SET_POWER_D0 0x1 729c5b1fb65SWyon Bi # define DP_SET_POWER_D3 0x2 730c5b1fb65SWyon Bi # define DP_SET_POWER_MASK 0x3 731c5b1fb65SWyon Bi # define DP_SET_POWER_D3_AUX_ON 0x5 732c5b1fb65SWyon Bi 733c5b1fb65SWyon Bi #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */ 734c5b1fb65SWyon Bi # define DP_EDP_11 0x00 735c5b1fb65SWyon Bi # define DP_EDP_12 0x01 736c5b1fb65SWyon Bi # define DP_EDP_13 0x02 737c5b1fb65SWyon Bi # define DP_EDP_14 0x03 738c5b1fb65SWyon Bi 739c5b1fb65SWyon Bi #define DP_EDP_GENERAL_CAP_1 0x701 740c5b1fb65SWyon Bi # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0) 741c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1) 742c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2) 743c5b1fb65SWyon Bi # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3) 744c5b1fb65SWyon Bi # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4) 745c5b1fb65SWyon Bi # define DP_EDP_FRC_ENABLE_CAP (1 << 5) 746c5b1fb65SWyon Bi # define DP_EDP_COLOR_ENGINE_CAP (1 << 6) 747c5b1fb65SWyon Bi # define DP_EDP_SET_POWER_CAP (1 << 7) 748c5b1fb65SWyon Bi 749c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702 750c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0) 751c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1) 752c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2) 753c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3) 754c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4) 755c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5) 756c5b1fb65SWyon Bi # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6) 757c5b1fb65SWyon Bi # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7) 758c5b1fb65SWyon Bi 759c5b1fb65SWyon Bi #define DP_EDP_GENERAL_CAP_2 0x703 760c5b1fb65SWyon Bi # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0) 761c5b1fb65SWyon Bi 762c5b1fb65SWyon Bi #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */ 763c5b1fb65SWyon Bi # define DP_EDP_X_REGION_CAP_MASK (0xf << 0) 764c5b1fb65SWyon Bi # define DP_EDP_X_REGION_CAP_SHIFT 0 765c5b1fb65SWyon Bi # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4) 766c5b1fb65SWyon Bi # define DP_EDP_Y_REGION_CAP_SHIFT 4 767c5b1fb65SWyon Bi 768c5b1fb65SWyon Bi #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720 769c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_ENABLE (1 << 0) 770c5b1fb65SWyon Bi # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1) 771c5b1fb65SWyon Bi # define DP_EDP_FRC_ENABLE (1 << 2) 772c5b1fb65SWyon Bi # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3) 773c5b1fb65SWyon Bi # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7) 774c5b1fb65SWyon Bi 775c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721 776c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0) 777c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0) 778c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0) 779c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0) 780c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0) 781c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2) 782c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3) 783c5b1fb65SWyon Bi # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4) 784c5b1fb65SWyon Bi # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5) 785c5b1fb65SWyon Bi # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */ 786c5b1fb65SWyon Bi 787c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722 788c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723 789c5b1fb65SWyon Bi 790c5b1fb65SWyon Bi #define DP_EDP_PWMGEN_BIT_COUNT 0x724 791c5b1fb65SWyon Bi #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725 792c5b1fb65SWyon Bi #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726 793c5b1fb65SWyon Bi # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0) 794c5b1fb65SWyon Bi 795c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727 796c5b1fb65SWyon Bi 797c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_FREQ_SET 0x728 798c5b1fb65SWyon Bi # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000 799c5b1fb65SWyon Bi 800c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a 801c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b 802c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c 803c5b1fb65SWyon Bi 804c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d 805c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e 806c5b1fb65SWyon Bi #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f 807c5b1fb65SWyon Bi 808c5b1fb65SWyon Bi #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732 809c5b1fb65SWyon Bi #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733 810c5b1fb65SWyon Bi 811c5b1fb65SWyon Bi #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */ 812c5b1fb65SWyon Bi #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */ 813c5b1fb65SWyon Bi 814c5b1fb65SWyon Bi #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */ 815c5b1fb65SWyon Bi #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */ 816c5b1fb65SWyon Bi #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */ 817c5b1fb65SWyon Bi #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */ 818c5b1fb65SWyon Bi 819c5b1fb65SWyon Bi #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */ 820c5b1fb65SWyon Bi /* 0-5 sink count */ 821c5b1fb65SWyon Bi # define DP_SINK_COUNT_CP_READY (1 << 6) 822c5b1fb65SWyon Bi 823c5b1fb65SWyon Bi #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */ 824c5b1fb65SWyon Bi 825c5b1fb65SWyon Bi #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */ 826c5b1fb65SWyon Bi # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0) 827c5b1fb65SWyon Bi # define DP_LOCK_ACQUISITION_REQUEST (1 << 1) 828c5b1fb65SWyon Bi # define DP_CEC_IRQ (1 << 2) 829c5b1fb65SWyon Bi 830c5b1fb65SWyon Bi #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */ 831c5b1fb65SWyon Bi 832c5b1fb65SWyon Bi #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */ 833c5b1fb65SWyon Bi # define DP_PSR_LINK_CRC_ERROR (1 << 0) 834c5b1fb65SWyon Bi # define DP_PSR_RFB_STORAGE_ERROR (1 << 1) 835c5b1fb65SWyon Bi # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */ 836c5b1fb65SWyon Bi 837c5b1fb65SWyon Bi #define DP_PSR_ESI 0x2007 /* XXX 1.2? */ 838c5b1fb65SWyon Bi # define DP_PSR_CAPS_CHANGE (1 << 0) 839c5b1fb65SWyon Bi 840c5b1fb65SWyon Bi #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */ 841c5b1fb65SWyon Bi # define DP_PSR_SINK_INACTIVE 0 842c5b1fb65SWyon Bi # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1 843c5b1fb65SWyon Bi # define DP_PSR_SINK_ACTIVE_RFB 2 844c5b1fb65SWyon Bi # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3 845c5b1fb65SWyon Bi # define DP_PSR_SINK_ACTIVE_RESYNC 4 846c5b1fb65SWyon Bi # define DP_PSR_SINK_INTERNAL_ERROR 7 847c5b1fb65SWyon Bi # define DP_PSR_SINK_STATE_MASK 0x07 848c5b1fb65SWyon Bi 849c5b1fb65SWyon Bi #define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */ 850c5b1fb65SWyon Bi # define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0) 851c5b1fb65SWyon Bi # define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0 852c5b1fb65SWyon Bi # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4) 853c5b1fb65SWyon Bi # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4 854c5b1fb65SWyon Bi 855c5b1fb65SWyon Bi #define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */ 856c5b1fb65SWyon Bi # define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */ 857c5b1fb65SWyon Bi # define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */ 858c5b1fb65SWyon Bi # define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */ 859c5b1fb65SWyon Bi # define DP_SU_VALID (1 << 3) /* eDP 1.4 */ 860c5b1fb65SWyon Bi # define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */ 861c5b1fb65SWyon Bi # define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */ 862c5b1fb65SWyon Bi # define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */ 863c5b1fb65SWyon Bi 864c5b1fb65SWyon Bi #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */ 865c5b1fb65SWyon Bi # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0) 866c5b1fb65SWyon Bi 867c5b1fb65SWyon Bi #define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */ 868c5b1fb65SWyon Bi #define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */ 869c5b1fb65SWyon Bi #define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */ 870c5b1fb65SWyon Bi #define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */ 871c5b1fb65SWyon Bi 872c5b1fb65SWyon Bi #define DP_DP13_DPCD_REV 0x2200 873c5b1fb65SWyon Bi #define DP_DP13_MAX_LINK_RATE 0x2201 874c5b1fb65SWyon Bi 875c5b1fb65SWyon Bi #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */ 876c5b1fb65SWyon Bi # define DP_GTC_CAP (1 << 0) /* DP 1.3 */ 877c5b1fb65SWyon Bi # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */ 878c5b1fb65SWyon Bi # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */ 879c5b1fb65SWyon Bi # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */ 880c5b1fb65SWyon Bi # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */ 881c5b1fb65SWyon Bi # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */ 882c5b1fb65SWyon Bi # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */ 883c5b1fb65SWyon Bi # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */ 884c5b1fb65SWyon Bi 885c5b1fb65SWyon Bi /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */ 886c5b1fb65SWyon Bi #define DP_CEC_TUNNELING_CAPABILITY 0x3000 887c5b1fb65SWyon Bi # define DP_CEC_TUNNELING_CAPABLE (1 << 0) 888c5b1fb65SWyon Bi # define DP_CEC_SNOOPING_CAPABLE (1 << 1) 889c5b1fb65SWyon Bi # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2) 890c5b1fb65SWyon Bi 891c5b1fb65SWyon Bi #define DP_CEC_TUNNELING_CONTROL 0x3001 892c5b1fb65SWyon Bi # define DP_CEC_TUNNELING_ENABLE (1 << 0) 893c5b1fb65SWyon Bi # define DP_CEC_SNOOPING_ENABLE (1 << 1) 894c5b1fb65SWyon Bi 895c5b1fb65SWyon Bi #define DP_CEC_RX_MESSAGE_INFO 0x3002 896c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0) 897c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0 898c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4) 899c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5) 900c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_ACKED (1 << 6) 901c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_ENDED (1 << 7) 902c5b1fb65SWyon Bi 903c5b1fb65SWyon Bi #define DP_CEC_TX_MESSAGE_INFO 0x3003 904c5b1fb65SWyon Bi # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0) 905c5b1fb65SWyon Bi # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0 906c5b1fb65SWyon Bi # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4) 907c5b1fb65SWyon Bi # define DP_CEC_TX_RETRY_COUNT_SHIFT 4 908c5b1fb65SWyon Bi # define DP_CEC_TX_MESSAGE_SEND (1 << 7) 909c5b1fb65SWyon Bi 910c5b1fb65SWyon Bi #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004 911c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0) 912c5b1fb65SWyon Bi # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1) 913c5b1fb65SWyon Bi # define DP_CEC_TX_MESSAGE_SENT (1 << 4) 914c5b1fb65SWyon Bi # define DP_CEC_TX_LINE_ERROR (1 << 5) 915c5b1fb65SWyon Bi # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6) 916c5b1fb65SWyon Bi # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7) 917c5b1fb65SWyon Bi 918c5b1fb65SWyon Bi #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */ 919c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0) 920c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1) 921c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2) 922c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3) 923c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4) 924c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5) 925c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6) 926c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7) 927c5b1fb65SWyon Bi #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */ 928c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0) 929c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1) 930c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2) 931c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3) 932c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4) 933c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5) 934c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6) 935c5b1fb65SWyon Bi # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7) 936c5b1fb65SWyon Bi 937c5b1fb65SWyon Bi #define DP_CEC_RX_MESSAGE_BUFFER 0x3010 938c5b1fb65SWyon Bi #define DP_CEC_TX_MESSAGE_BUFFER 0x3020 939c5b1fb65SWyon Bi #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10 940c5b1fb65SWyon Bi 941c5b1fb65SWyon Bi #define DP_AUX_HDCP_BKSV 0x68000 942c5b1fb65SWyon Bi #define DP_AUX_HDCP_RI_PRIME 0x68005 943c5b1fb65SWyon Bi #define DP_AUX_HDCP_AKSV 0x68007 944c5b1fb65SWyon Bi #define DP_AUX_HDCP_AN 0x6800C 945c5b1fb65SWyon Bi #define DP_AUX_HDCP_V_PRIME(h) (0x68014 + (h) * 4) 946c5b1fb65SWyon Bi #define DP_AUX_HDCP_BCAPS 0x68028 947c5b1fb65SWyon Bi # define DP_BCAPS_REPEATER_PRESENT BIT(1) 948c5b1fb65SWyon Bi # define DP_BCAPS_HDCP_CAPABLE BIT(0) 949c5b1fb65SWyon Bi #define DP_AUX_HDCP_BSTATUS 0x68029 950c5b1fb65SWyon Bi # define DP_BSTATUS_REAUTH_REQ BIT(3) 951c5b1fb65SWyon Bi # define DP_BSTATUS_LINK_FAILURE BIT(2) 952c5b1fb65SWyon Bi # define DP_BSTATUS_R0_PRIME_READY BIT(1) 953c5b1fb65SWyon Bi # define DP_BSTATUS_READY BIT(0) 954c5b1fb65SWyon Bi #define DP_AUX_HDCP_BINFO 0x6802A 955c5b1fb65SWyon Bi #define DP_AUX_HDCP_KSV_FIFO 0x6802C 956c5b1fb65SWyon Bi #define DP_AUX_HDCP_AINFO 0x6803B 957c5b1fb65SWyon Bi 958c5b1fb65SWyon Bi /* DP 1.2 Sideband message defines */ 959c5b1fb65SWyon Bi /* peer device type - DP 1.2a Table 2-92 */ 960c5b1fb65SWyon Bi #define DP_PEER_DEVICE_NONE 0x0 961c5b1fb65SWyon Bi #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1 962c5b1fb65SWyon Bi #define DP_PEER_DEVICE_MST_BRANCHING 0x2 963c5b1fb65SWyon Bi #define DP_PEER_DEVICE_SST_SINK 0x3 964c5b1fb65SWyon Bi #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4 965c5b1fb65SWyon Bi 966c5b1fb65SWyon Bi /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */ 967c5b1fb65SWyon Bi #define DP_LINK_ADDRESS 0x01 968c5b1fb65SWyon Bi #define DP_CONNECTION_STATUS_NOTIFY 0x02 969c5b1fb65SWyon Bi #define DP_ENUM_PATH_RESOURCES 0x10 970c5b1fb65SWyon Bi #define DP_ALLOCATE_PAYLOAD 0x11 971c5b1fb65SWyon Bi #define DP_QUERY_PAYLOAD 0x12 972c5b1fb65SWyon Bi #define DP_RESOURCE_STATUS_NOTIFY 0x13 973c5b1fb65SWyon Bi #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14 974c5b1fb65SWyon Bi #define DP_REMOTE_DPCD_READ 0x20 975c5b1fb65SWyon Bi #define DP_REMOTE_DPCD_WRITE 0x21 976c5b1fb65SWyon Bi #define DP_REMOTE_I2C_READ 0x22 977c5b1fb65SWyon Bi #define DP_REMOTE_I2C_WRITE 0x23 978c5b1fb65SWyon Bi #define DP_POWER_UP_PHY 0x24 979c5b1fb65SWyon Bi #define DP_POWER_DOWN_PHY 0x25 980c5b1fb65SWyon Bi #define DP_SINK_EVENT_NOTIFY 0x30 981c5b1fb65SWyon Bi #define DP_QUERY_STREAM_ENC_STATUS 0x38 982c5b1fb65SWyon Bi 983c5b1fb65SWyon Bi /* DP 1.2 MST sideband nak reasons - table 2.84 */ 984c5b1fb65SWyon Bi #define DP_NAK_WRITE_FAILURE 0x01 985c5b1fb65SWyon Bi #define DP_NAK_INVALID_READ 0x02 986c5b1fb65SWyon Bi #define DP_NAK_CRC_FAILURE 0x03 987c5b1fb65SWyon Bi #define DP_NAK_BAD_PARAM 0x04 988c5b1fb65SWyon Bi #define DP_NAK_DEFER 0x05 989c5b1fb65SWyon Bi #define DP_NAK_LINK_FAILURE 0x06 990c5b1fb65SWyon Bi #define DP_NAK_NO_RESOURCES 0x07 991c5b1fb65SWyon Bi #define DP_NAK_DPCD_FAIL 0x08 992c5b1fb65SWyon Bi #define DP_NAK_I2C_NAK 0x09 993c5b1fb65SWyon Bi #define DP_NAK_ALLOCATE_FAIL 0x0a 994c5b1fb65SWyon Bi 995c5b1fb65SWyon Bi #define MODE_I2C_START 1 996c5b1fb65SWyon Bi #define MODE_I2C_WRITE 2 997c5b1fb65SWyon Bi #define MODE_I2C_READ 4 998c5b1fb65SWyon Bi #define MODE_I2C_STOP 8 999c5b1fb65SWyon Bi 1000c5b1fb65SWyon Bi /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */ 1001c5b1fb65SWyon Bi #define DP_MST_PHYSICAL_PORT_0 0 1002c5b1fb65SWyon Bi #define DP_MST_LOGICAL_PORT_0 8 1003c5b1fb65SWyon Bi 1004c5b1fb65SWyon Bi #define DP_LINK_STATUS_SIZE 6 1005c5b1fb65SWyon Bi bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE], 1006c5b1fb65SWyon Bi int lane_count); 1007c5b1fb65SWyon Bi bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE], 1008c5b1fb65SWyon Bi int lane_count); 1009c5b1fb65SWyon Bi u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE], 1010c5b1fb65SWyon Bi int lane); 1011c5b1fb65SWyon Bi u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE], 1012c5b1fb65SWyon Bi int lane); 1013c5b1fb65SWyon Bi 1014c5b1fb65SWyon Bi #define DP_BRANCH_OUI_HEADER_SIZE 0xc 1015c5b1fb65SWyon Bi #define DP_RECEIVER_CAP_SIZE 0xf 1016c5b1fb65SWyon Bi #define EDP_PSR_RECEIVER_CAP_SIZE 2 1017c5b1fb65SWyon Bi #define EDP_DISPLAY_CTL_CAP_SIZE 3 1018c5b1fb65SWyon Bi 1019c5b1fb65SWyon Bi void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]); 1020c5b1fb65SWyon Bi void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]); 1021c5b1fb65SWyon Bi 1022c5b1fb65SWyon Bi u8 drm_dp_link_rate_to_bw_code(int link_rate); 1023c5b1fb65SWyon Bi int drm_dp_bw_code_to_link_rate(u8 link_bw); 1024c5b1fb65SWyon Bi 1025c5b1fb65SWyon Bi #define DP_SDP_AUDIO_TIMESTAMP 0x01 1026c5b1fb65SWyon Bi #define DP_SDP_AUDIO_STREAM 0x02 1027c5b1fb65SWyon Bi #define DP_SDP_EXTENSION 0x04 /* DP 1.1 */ 1028c5b1fb65SWyon Bi #define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */ 1029c5b1fb65SWyon Bi #define DP_SDP_ISRC 0x06 /* DP 1.2 */ 1030c5b1fb65SWyon Bi #define DP_SDP_VSC 0x07 /* DP 1.2 */ 1031c5b1fb65SWyon Bi #define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */ 1032c5b1fb65SWyon Bi #define DP_SDP_PPS 0x10 /* DP 1.4 */ 1033c5b1fb65SWyon Bi #define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */ 1034c5b1fb65SWyon Bi #define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */ 1035c5b1fb65SWyon Bi /* 0x80+ CEA-861 infoframe types */ 1036c5b1fb65SWyon Bi 1037c5b1fb65SWyon Bi struct dp_sdp_header { 1038c5b1fb65SWyon Bi u8 HB0; /* Secondary Data Packet ID */ 1039c5b1fb65SWyon Bi u8 HB1; /* Secondary Data Packet Type */ 1040c5b1fb65SWyon Bi u8 HB2; /* Secondary Data Packet Specific header, Byte 0 */ 1041c5b1fb65SWyon Bi u8 HB3; /* Secondary Data packet Specific header, Byte 1 */ 1042c5b1fb65SWyon Bi } __packed; 1043c5b1fb65SWyon Bi 1044c5b1fb65SWyon Bi #define EDP_SDP_HEADER_REVISION_MASK 0x1F 1045c5b1fb65SWyon Bi #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F 1046*cbfcaedbSGuochun Huang #define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F 1047c5b1fb65SWyon Bi 1048c5b1fb65SWyon Bi struct edp_vsc_psr { 1049c5b1fb65SWyon Bi struct dp_sdp_header sdp_header; 1050c5b1fb65SWyon Bi u8 DB0; /* Stereo Interface */ 1051c5b1fb65SWyon Bi u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */ 1052c5b1fb65SWyon Bi u8 DB2; /* CRC value bits 7:0 of the R or Cr component */ 1053c5b1fb65SWyon Bi u8 DB3; /* CRC value bits 15:8 of the R or Cr component */ 1054c5b1fb65SWyon Bi u8 DB4; /* CRC value bits 7:0 of the G or Y component */ 1055c5b1fb65SWyon Bi u8 DB5; /* CRC value bits 15:8 of the G or Y component */ 1056c5b1fb65SWyon Bi u8 DB6; /* CRC value bits 7:0 of the B or Cb component */ 1057c5b1fb65SWyon Bi u8 DB7; /* CRC value bits 15:8 of the B or Cb component */ 1058c5b1fb65SWyon Bi u8 DB8_31[24]; /* Reserved */ 1059c5b1fb65SWyon Bi } __packed; 1060c5b1fb65SWyon Bi 1061c5b1fb65SWyon Bi #define EDP_VSC_PSR_STATE_ACTIVE (1 << 0) 1062c5b1fb65SWyon Bi #define EDP_VSC_PSR_UPDATE_RFB (1 << 1) 1063c5b1fb65SWyon Bi #define EDP_VSC_PSR_CRC_VALUES_VALID (1 << 2) 1064c5b1fb65SWyon Bi 1065ebdfc6a4SZhang Yubing enum dp_pixelformat { 1066ebdfc6a4SZhang Yubing DP_PIXELFORMAT_RGB = 0, 1067ebdfc6a4SZhang Yubing DP_PIXELFORMAT_YUV444 = 0x1, 1068ebdfc6a4SZhang Yubing DP_PIXELFORMAT_YUV422 = 0x2, 1069ebdfc6a4SZhang Yubing DP_PIXELFORMAT_YUV420 = 0x3, 1070ebdfc6a4SZhang Yubing DP_PIXELFORMAT_Y_ONLY = 0x4, 1071ebdfc6a4SZhang Yubing DP_PIXELFORMAT_RAW = 0x5, 1072ebdfc6a4SZhang Yubing DP_PIXELFORMAT_RESERVED = 0x6, 1073ebdfc6a4SZhang Yubing }; 1074ebdfc6a4SZhang Yubing 1075ebdfc6a4SZhang Yubing enum dp_colorimetry { 1076ebdfc6a4SZhang Yubing DP_COLORIMETRY_DEFAULT = 0, 1077ebdfc6a4SZhang Yubing DP_COLORIMETRY_RGB_WIDE_FIXED = 0x1, 1078ebdfc6a4SZhang Yubing DP_COLORIMETRY_BT709_YCC = 0x1, 1079ebdfc6a4SZhang Yubing DP_COLORIMETRY_RGB_WIDE_FLOAT = 0x2, 1080ebdfc6a4SZhang Yubing DP_COLORIMETRY_XVYCC_601 = 0x2, 1081ebdfc6a4SZhang Yubing DP_COLORIMETRY_OPRGB = 0x3, 1082ebdfc6a4SZhang Yubing DP_COLORIMETRY_XVYCC_709 = 0x3, 1083ebdfc6a4SZhang Yubing DP_COLORIMETRY_DCI_P3_RGB = 0x4, 1084ebdfc6a4SZhang Yubing DP_COLORIMETRY_SYCC_601 = 0x4, 1085ebdfc6a4SZhang Yubing DP_COLORIMETRY_RGB_CUSTOM = 0x5, 1086ebdfc6a4SZhang Yubing DP_COLORIMETRY_OPYCC_601 = 0x5, 1087ebdfc6a4SZhang Yubing DP_COLORIMETRY_BT2020_RGB = 0x6, 1088ebdfc6a4SZhang Yubing DP_COLORIMETRY_BT2020_CYCC = 0x6, 1089ebdfc6a4SZhang Yubing DP_COLORIMETRY_BT2020_YCC = 0x7, 1090ebdfc6a4SZhang Yubing }; 1091ebdfc6a4SZhang Yubing 1092ebdfc6a4SZhang Yubing enum dp_dynamic_range { 1093ebdfc6a4SZhang Yubing DP_DYNAMIC_RANGE_VESA = 0, 1094ebdfc6a4SZhang Yubing DP_DYNAMIC_RANGE_CTA = 1, 1095ebdfc6a4SZhang Yubing }; 1096ebdfc6a4SZhang Yubing 1097ebdfc6a4SZhang Yubing enum dp_content_type { 1098ebdfc6a4SZhang Yubing DP_CONTENT_TYPE_NOT_DEFINED = 0x00, 1099ebdfc6a4SZhang Yubing DP_CONTENT_TYPE_GRAPHICS = 0x01, 1100ebdfc6a4SZhang Yubing DP_CONTENT_TYPE_PHOTO = 0x02, 1101ebdfc6a4SZhang Yubing DP_CONTENT_TYPE_VIDEO = 0x03, 1102ebdfc6a4SZhang Yubing DP_CONTENT_TYPE_GAME = 0x04, 1103ebdfc6a4SZhang Yubing }; 1104ebdfc6a4SZhang Yubing 1105ebdfc6a4SZhang Yubing struct drm_dp_vsc_sdp { 1106ebdfc6a4SZhang Yubing unsigned char sdp_type; 1107ebdfc6a4SZhang Yubing unsigned char revision; 1108ebdfc6a4SZhang Yubing unsigned char length; 1109ebdfc6a4SZhang Yubing enum dp_pixelformat pixelformat; 1110ebdfc6a4SZhang Yubing enum dp_colorimetry colorimetry; 1111ebdfc6a4SZhang Yubing int bpc; 1112ebdfc6a4SZhang Yubing enum dp_dynamic_range dynamic_range; 1113ebdfc6a4SZhang Yubing enum dp_content_type content_type; 1114ebdfc6a4SZhang Yubing }; 1115ebdfc6a4SZhang Yubing 1116c5b1fb65SWyon Bi static inline int 1117c5b1fb65SWyon Bi drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1118c5b1fb65SWyon Bi { 1119c5b1fb65SWyon Bi return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]); 1120c5b1fb65SWyon Bi } 1121c5b1fb65SWyon Bi 1122c5b1fb65SWyon Bi static inline u8 1123c5b1fb65SWyon Bi drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1124c5b1fb65SWyon Bi { 1125c5b1fb65SWyon Bi return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK; 1126c5b1fb65SWyon Bi } 1127c5b1fb65SWyon Bi 1128c5b1fb65SWyon Bi static inline bool 1129c5b1fb65SWyon Bi drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1130c5b1fb65SWyon Bi { 1131c5b1fb65SWyon Bi return dpcd[DP_DPCD_REV] >= 0x11 && 1132c5b1fb65SWyon Bi (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP); 1133c5b1fb65SWyon Bi } 1134c5b1fb65SWyon Bi 1135c5b1fb65SWyon Bi static inline bool 1136c5b1fb65SWyon Bi drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1137c5b1fb65SWyon Bi { 1138c5b1fb65SWyon Bi return dpcd[DP_DPCD_REV] >= 0x12 && 1139c5b1fb65SWyon Bi dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED; 1140c5b1fb65SWyon Bi } 1141c5b1fb65SWyon Bi 1142c5b1fb65SWyon Bi static inline bool 1143c5b1fb65SWyon Bi drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1144c5b1fb65SWyon Bi { 1145c5b1fb65SWyon Bi return dpcd[DP_DPCD_REV] >= 0x14 && 1146c5b1fb65SWyon Bi dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED; 1147c5b1fb65SWyon Bi } 1148c5b1fb65SWyon Bi 1149c5b1fb65SWyon Bi static inline u8 1150c5b1fb65SWyon Bi drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1151c5b1fb65SWyon Bi { 1152c5b1fb65SWyon Bi return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 : 1153c5b1fb65SWyon Bi DP_TRAINING_PATTERN_MASK; 1154c5b1fb65SWyon Bi } 1155c5b1fb65SWyon Bi 1156c5b1fb65SWyon Bi static inline bool 1157c5b1fb65SWyon Bi drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1158c5b1fb65SWyon Bi { 1159c5b1fb65SWyon Bi return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT; 1160c5b1fb65SWyon Bi } 1161c5b1fb65SWyon Bi 1162ebdfc6a4SZhang Yubing static inline bool 1163ebdfc6a4SZhang Yubing drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1164ebdfc6a4SZhang Yubing { 1165ebdfc6a4SZhang Yubing return dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_8B10B; 1166ebdfc6a4SZhang Yubing } 1167ebdfc6a4SZhang Yubing 1168ebdfc6a4SZhang Yubing struct drm_dp_aux_msg { 1169ebdfc6a4SZhang Yubing unsigned int address; 1170ebdfc6a4SZhang Yubing u8 request; 1171ebdfc6a4SZhang Yubing u8 reply; 1172ebdfc6a4SZhang Yubing void *buffer; 1173ebdfc6a4SZhang Yubing size_t size; 1174ebdfc6a4SZhang Yubing }; 1175ebdfc6a4SZhang Yubing 1176ebdfc6a4SZhang Yubing struct drm_dp_aux { 1177ebdfc6a4SZhang Yubing const char *name; 1178ebdfc6a4SZhang Yubing struct ddc_adapter ddc; 1179ebdfc6a4SZhang Yubing struct udevice *dev; 1180ebdfc6a4SZhang Yubing ssize_t (*transfer)(struct drm_dp_aux *aux, 1181ebdfc6a4SZhang Yubing struct drm_dp_aux_msg *msg); 1182ebdfc6a4SZhang Yubing unsigned int i2c_nack_count; 1183ebdfc6a4SZhang Yubing unsigned int i2c_defer_count; 1184ebdfc6a4SZhang Yubing }; 1185ebdfc6a4SZhang Yubing 1186ebdfc6a4SZhang Yubing ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset, 1187ebdfc6a4SZhang Yubing void *buffer, size_t size); 1188ebdfc6a4SZhang Yubing ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset, 1189ebdfc6a4SZhang Yubing void *buffer, size_t size); 1190ebdfc6a4SZhang Yubing 1191ebdfc6a4SZhang Yubing /** 1192ebdfc6a4SZhang Yubing * drm_dp_dpcd_readb() - read a single byte from the DPCD 1193ebdfc6a4SZhang Yubing * @aux: DisplayPort AUX channel 1194ebdfc6a4SZhang Yubing * @offset: address of the register to read 1195ebdfc6a4SZhang Yubing * @valuep: location where the value of the register will be stored 1196ebdfc6a4SZhang Yubing * 1197ebdfc6a4SZhang Yubing * Returns the number of bytes transferred (1) on success, or a negative 1198ebdfc6a4SZhang Yubing * error code on failure. 1199ebdfc6a4SZhang Yubing */ 1200ebdfc6a4SZhang Yubing static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux, 1201ebdfc6a4SZhang Yubing unsigned int offset, u8 *valuep) 1202ebdfc6a4SZhang Yubing { 1203ebdfc6a4SZhang Yubing return drm_dp_dpcd_read(aux, offset, valuep, 1); 1204ebdfc6a4SZhang Yubing } 1205ebdfc6a4SZhang Yubing 1206ebdfc6a4SZhang Yubing /** 1207ebdfc6a4SZhang Yubing * drm_dp_dpcd_writeb() - write a single byte to the DPCD 1208ebdfc6a4SZhang Yubing * @aux: DisplayPort AUX channel 1209ebdfc6a4SZhang Yubing * @offset: address of the register to write 1210ebdfc6a4SZhang Yubing * @value: value to write to the register 1211ebdfc6a4SZhang Yubing * 1212ebdfc6a4SZhang Yubing * Returns the number of bytes transferred (1) on success, or a negative 1213ebdfc6a4SZhang Yubing * error code on failure. 1214ebdfc6a4SZhang Yubing */ 1215ebdfc6a4SZhang Yubing static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux, 1216ebdfc6a4SZhang Yubing unsigned int offset, u8 value) 1217ebdfc6a4SZhang Yubing { 1218ebdfc6a4SZhang Yubing return drm_dp_dpcd_write(aux, offset, &value, 1); 1219ebdfc6a4SZhang Yubing } 1220ebdfc6a4SZhang Yubing 1221ebdfc6a4SZhang Yubing int drm_dp_read_dpcd_caps(struct drm_dp_aux *aux, 1222ebdfc6a4SZhang Yubing u8 dpcd[DP_RECEIVER_CAP_SIZE]); 1223ebdfc6a4SZhang Yubing 1224ebdfc6a4SZhang Yubing int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux, 1225ebdfc6a4SZhang Yubing u8 status[DP_LINK_STATUS_SIZE]); 1226ebdfc6a4SZhang Yubing 1227ebdfc6a4SZhang Yubing int drm_dp_i2c_xfer(struct ddc_adapter *adapter, struct i2c_msg *msgs, 1228ebdfc6a4SZhang Yubing int num); 1229c5b1fb65SWyon Bi #endif /* _DRM_DP_HELPER_H_ */ 1230