xref: /rk3399_rockchip-uboot/include/configs/xtfpga.h (revision 7e270ec3af02d2358f9a454ba0d0bb39f07d14b6)
1*7e270ec3SChris Zankel /*
2*7e270ec3SChris Zankel  * Copyright (C) 2007-2013 Tensilica, Inc.
3*7e270ec3SChris Zankel  * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
4*7e270ec3SChris Zankel  *
5*7e270ec3SChris Zankel  * SPDX-License-Identifier:	GPL-2.0+
6*7e270ec3SChris Zankel  */
7*7e270ec3SChris Zankel 
8*7e270ec3SChris Zankel #ifndef __CONFIG_H
9*7e270ec3SChris Zankel #define __CONFIG_H
10*7e270ec3SChris Zankel 
11*7e270ec3SChris Zankel #include <asm/arch/core.h>
12*7e270ec3SChris Zankel #include <asm/addrspace.h>
13*7e270ec3SChris Zankel #include <asm/config.h>
14*7e270ec3SChris Zankel 
15*7e270ec3SChris Zankel /*
16*7e270ec3SChris Zankel  * The 'xtfpga' board describes a set of very similar boards with only minimal
17*7e270ec3SChris Zankel  * differences.
18*7e270ec3SChris Zankel  */
19*7e270ec3SChris Zankel 
20*7e270ec3SChris Zankel /*=====================*/
21*7e270ec3SChris Zankel /* Board and Processor */
22*7e270ec3SChris Zankel /*=====================*/
23*7e270ec3SChris Zankel 
24*7e270ec3SChris Zankel #define CONFIG_XTFPGA
25*7e270ec3SChris Zankel 
26*7e270ec3SChris Zankel /* FPGA CPU freq after init */
27*7e270ec3SChris Zankel #define CONFIG_SYS_CLK_FREQ		(gd->cpu_clk)
28*7e270ec3SChris Zankel 
29*7e270ec3SChris Zankel /*===================*/
30*7e270ec3SChris Zankel /* RAM Layout        */
31*7e270ec3SChris Zankel /*===================*/
32*7e270ec3SChris Zankel 
33*7e270ec3SChris Zankel #if XCHAL_HAVE_PTP_MMU
34*7e270ec3SChris Zankel #define CONFIG_SYS_MEMORY_BASE		\
35*7e270ec3SChris Zankel 	(XCHAL_VECBASE_RESET_VADDR - XCHAL_VECBASE_RESET_PADDR)
36*7e270ec3SChris Zankel #define CONFIG_SYS_IO_BASE		0xf0000000
37*7e270ec3SChris Zankel #else
38*7e270ec3SChris Zankel #define CONFIG_SYS_MEMORY_BASE		0x60000000
39*7e270ec3SChris Zankel #define CONFIG_SYS_IO_BASE		0x90000000
40*7e270ec3SChris Zankel #define CONFIG_MAX_MEM_MAPPED		0x10000000
41*7e270ec3SChris Zankel #endif
42*7e270ec3SChris Zankel 
43*7e270ec3SChris Zankel /* Onboard RAM sizes:
44*7e270ec3SChris Zankel  *
45*7e270ec3SChris Zankel  * LX60		0x04000000		  64 MB
46*7e270ec3SChris Zankel  * LX110	0x03000000		  48 MB
47*7e270ec3SChris Zankel  * LX200	0x06000000		  96 MB
48*7e270ec3SChris Zankel  * ML605	0x18000000		 384 MB
49*7e270ec3SChris Zankel  * KC705	0x38000000		 896 MB
50*7e270ec3SChris Zankel  *
51*7e270ec3SChris Zankel  * noMMU configurations can only see first 256MB of onboard memory.
52*7e270ec3SChris Zankel  */
53*7e270ec3SChris Zankel 
54*7e270ec3SChris Zankel #if XCHAL_HAVE_PTP_MMU || CONFIG_BOARD_SDRAM_SIZE < 0x10000000
55*7e270ec3SChris Zankel #define CONFIG_SYS_SDRAM_SIZE		CONFIG_BOARD_SDRAM_SIZE
56*7e270ec3SChris Zankel #else
57*7e270ec3SChris Zankel #define CONFIG_SYS_SDRAM_SIZE		0x10000000
58*7e270ec3SChris Zankel #endif
59*7e270ec3SChris Zankel 
60*7e270ec3SChris Zankel #define CONFIG_SYS_SDRAM_BASE		MEMADDR(0x00000000)
61*7e270ec3SChris Zankel 
62*7e270ec3SChris Zankel /* Lx60 can only map 128kb memory (instead of 256kb) when running under OCD */
63*7e270ec3SChris Zankel #ifdef CONFIG_XTFPGA_LX60
64*7e270ec3SChris Zankel # define CONFIG_SYS_MONITOR_LEN		0x00020000	/* 128KB */
65*7e270ec3SChris Zankel #else
66*7e270ec3SChris Zankel # define CONFIG_SYS_MONITOR_LEN		0x00040000	/* 256KB */
67*7e270ec3SChris Zankel #endif
68*7e270ec3SChris Zankel 
69*7e270ec3SChris Zankel #define CONFIG_SYS_STACKSIZE		(512 << 10)	/* stack 512KB */
70*7e270ec3SChris Zankel #define CONFIG_SYS_MALLOC_LEN		(256 << 10)	/* heap  256KB */
71*7e270ec3SChris Zankel 
72*7e270ec3SChris Zankel /* Linux boot param area in RAM (used only when booting linux) */
73*7e270ec3SChris Zankel #define CONFIG_SYS_BOOTPARAMS_LEN	(64  << 10)
74*7e270ec3SChris Zankel 
75*7e270ec3SChris Zankel /* Memory test is destructive so default must not overlap vectors or U-Boot*/
76*7e270ec3SChris Zankel #define CONFIG_SYS_MEMTEST_START	MEMADDR(0x01000000)
77*7e270ec3SChris Zankel #define CONFIG_SYS_MEMTEST_END		MEMADDR(0x02000000)
78*7e270ec3SChris Zankel 
79*7e270ec3SChris Zankel /* Load address for stand-alone applications.
80*7e270ec3SChris Zankel  * MEMADDR cannot be used here, because the definition needs to be
81*7e270ec3SChris Zankel  * a plain number as it's used as -Ttext argument for ld in standalone
82*7e270ec3SChris Zankel  * example makefile.
83*7e270ec3SChris Zankel  * Handle noMMU vs MMUv2 vs MMUv3 distinction here manually.
84*7e270ec3SChris Zankel  */
85*7e270ec3SChris Zankel #if XCHAL_HAVE_PTP_MMU
86*7e270ec3SChris Zankel #if XCHAL_VECBASE_RESET_VADDR == XCHAL_VECBASE_RESET_PADDR
87*7e270ec3SChris Zankel #define CONFIG_STANDALONE_LOAD_ADDR	0x00800000
88*7e270ec3SChris Zankel #else
89*7e270ec3SChris Zankel #define CONFIG_STANDALONE_LOAD_ADDR	0xd0800000
90*7e270ec3SChris Zankel #endif
91*7e270ec3SChris Zankel #else
92*7e270ec3SChris Zankel #define CONFIG_STANDALONE_LOAD_ADDR	0x60800000
93*7e270ec3SChris Zankel #endif
94*7e270ec3SChris Zankel 
95*7e270ec3SChris Zankel #if defined(CONFIG_MAX_MEM_MAPPED) && \
96*7e270ec3SChris Zankel 	CONFIG_MAX_MEM_MAPPED < CONFIG_SYS_SDRAM_SIZE
97*7e270ec3SChris Zankel #define CONFIG_SYS_MEMORY_SIZE		CONFIG_MAX_MEM_MAPPED
98*7e270ec3SChris Zankel #else
99*7e270ec3SChris Zankel #define CONFIG_SYS_MEMORY_SIZE		CONFIG_SYS_SDRAM_SIZE
100*7e270ec3SChris Zankel #endif
101*7e270ec3SChris Zankel 
102*7e270ec3SChris Zankel #define CONFIG_SYS_MEMORY_TOP		MEMADDR(CONFIG_SYS_MEMORY_SIZE)
103*7e270ec3SChris Zankel #define CONFIG_SYS_TEXT_ADDR		\
104*7e270ec3SChris Zankel 	(CONFIG_SYS_MEMORY_TOP - CONFIG_SYS_MONITOR_LEN)
105*7e270ec3SChris Zankel 
106*7e270ec3SChris Zankel /* Used by tftpboot; env var 'loadaddr' */
107*7e270ec3SChris Zankel #define CONFIG_SYS_LOAD_ADDR		MEMADDR(0x02000000)
108*7e270ec3SChris Zankel 
109*7e270ec3SChris Zankel /*==============================*/
110*7e270ec3SChris Zankel /* U-Boot general configuration */
111*7e270ec3SChris Zankel /*==============================*/
112*7e270ec3SChris Zankel 
113*7e270ec3SChris Zankel #undef	CONFIG_USE_IRQ			/* Keep it simple, poll only */
114*7e270ec3SChris Zankel #define CONFIG_BOARD_POSTCLK_INIT
115*7e270ec3SChris Zankel #define CONFIG_DISPLAY_CPUINFO
116*7e270ec3SChris Zankel #define CONFIG_DISPLAY_BOARDINFO
117*7e270ec3SChris Zankel #define CONFIG_MISC_INIT_R
118*7e270ec3SChris Zankel 
119*7e270ec3SChris Zankel #define CONFIG_BOOTFILE			"uImage"
120*7e270ec3SChris Zankel 	/* Console I/O Buffer Size  */
121*7e270ec3SChris Zankel #define CONFIG_SYS_CBSIZE		1024
122*7e270ec3SChris Zankel 	/* Prt buf */
123*7e270ec3SChris Zankel #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
124*7e270ec3SChris Zankel 					 sizeof(CONFIG_SYS_PROMPT) + 16)
125*7e270ec3SChris Zankel 	/* max number of command args */
126*7e270ec3SChris Zankel #define CONFIG_SYS_MAXARGS		16
127*7e270ec3SChris Zankel 	/* Boot Argument Buffer Size */
128*7e270ec3SChris Zankel #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
129*7e270ec3SChris Zankel 
130*7e270ec3SChris Zankel /*=================*/
131*7e270ec3SChris Zankel /* U-Boot commands */
132*7e270ec3SChris Zankel /*=================*/
133*7e270ec3SChris Zankel 
134*7e270ec3SChris Zankel #define CONFIG_CMD_DIAG
135*7e270ec3SChris Zankel #define CONFIG_CMD_SAVES
136*7e270ec3SChris Zankel 
137*7e270ec3SChris Zankel /*==============================*/
138*7e270ec3SChris Zankel /* U-Boot autoboot configuration */
139*7e270ec3SChris Zankel /*==============================*/
140*7e270ec3SChris Zankel 
141*7e270ec3SChris Zankel #define CONFIG_BOOT_RETRY_TIME		60	/* retry after 60 secs */
142*7e270ec3SChris Zankel 
143*7e270ec3SChris Zankel #define CONFIG_VERSION_VARIABLE
144*7e270ec3SChris Zankel #define CONFIG_AUTO_COMPLETE			/* Support tab autocompletion */
145*7e270ec3SChris Zankel #define CONFIG_CMDLINE_EDITING
146*7e270ec3SChris Zankel #define CONFIG_SYS_LONGHELP
147*7e270ec3SChris Zankel #define CONFIG_CRC32_VERIFY
148*7e270ec3SChris Zankel #define CONFIG_MX_CYCLIC
149*7e270ec3SChris Zankel #define CONFIG_SHOW_BOOT_PROGRESS
150*7e270ec3SChris Zankel 
151*7e270ec3SChris Zankel #ifdef DEBUG
152*7e270ec3SChris Zankel #define CONFIG_PANIC_HANG		1	/* Require manual reboot */
153*7e270ec3SChris Zankel #endif
154*7e270ec3SChris Zankel 
155*7e270ec3SChris Zankel 
156*7e270ec3SChris Zankel /*=========================================*/
157*7e270ec3SChris Zankel /* FPGA Registers (board info and control) */
158*7e270ec3SChris Zankel /*=========================================*/
159*7e270ec3SChris Zankel 
160*7e270ec3SChris Zankel /*
161*7e270ec3SChris Zankel  * These assume FPGA bitstreams from Tensilica release RB and up. Earlier
162*7e270ec3SChris Zankel  * releases may not provide any/all of these registers or at these offsets.
163*7e270ec3SChris Zankel  * Some of the FPGA registers are broken down into bitfields described by
164*7e270ec3SChris Zankel  * SHIFT left amount and field WIDTH (bits), and also by a bitMASK.
165*7e270ec3SChris Zankel  */
166*7e270ec3SChris Zankel 
167*7e270ec3SChris Zankel /* Date of FPGA bitstream build in binary coded decimal (BCD) */
168*7e270ec3SChris Zankel #define CONFIG_SYS_FPGAREG_DATE		IOADDR(0x0D020000)
169*7e270ec3SChris Zankel #define FPGAREG_MTH_SHIFT		24		/* BCD month 1..12 */
170*7e270ec3SChris Zankel #define FPGAREG_MTH_WIDTH		8
171*7e270ec3SChris Zankel #define FPGAREG_MTH_MASK		0xFF000000
172*7e270ec3SChris Zankel #define FPGAREG_DAY_SHIFT		16		/* BCD day 1..31 */
173*7e270ec3SChris Zankel #define FPGAREG_DAY_WIDTH		8
174*7e270ec3SChris Zankel #define FPGAREG_DAY_MASK		0x00FF0000
175*7e270ec3SChris Zankel #define FPGAREG_YEAR_SHIFT		0		/* BCD year 2001..9999*/
176*7e270ec3SChris Zankel #define FPGAREG_YEAR_WIDTH		16
177*7e270ec3SChris Zankel #define FPGAREG_YEAR_MASK		0x0000FFFF
178*7e270ec3SChris Zankel 
179*7e270ec3SChris Zankel /* FPGA core clock frequency in Hz (also input to UART) */
180*7e270ec3SChris Zankel #define CONFIG_SYS_FPGAREG_FREQ	IOADDR(0x0D020004)	/* CPU clock frequency*/
181*7e270ec3SChris Zankel 
182*7e270ec3SChris Zankel /*
183*7e270ec3SChris Zankel  * DIP switch (left=sw1=lsb=bit0, right=sw8=msb=bit7; off=0, on=1):
184*7e270ec3SChris Zankel  *   Bits 0..5 set the lower 6 bits of the default ethernet MAC.
185*7e270ec3SChris Zankel  *   Bit 6 is reserved for future use by Tensilica.
186*7e270ec3SChris Zankel  *   Bit 7 maps the first 128KB of ROM address space at CONFIG_SYS_ROM_BASE to
187*7e270ec3SChris Zankel  *   the base of flash * (when on/1) or to the base of RAM (when off/0).
188*7e270ec3SChris Zankel  */
189*7e270ec3SChris Zankel #define CONFIG_SYS_FPGAREG_DIPSW	IOADDR(0x0D02000C)
190*7e270ec3SChris Zankel #define FPGAREG_MAC_SHIFT		0	/* Ethernet MAC bits 0..5 */
191*7e270ec3SChris Zankel #define FPGAREG_MAC_WIDTH		6
192*7e270ec3SChris Zankel #define FPGAREG_MAC_MASK		0x3f
193*7e270ec3SChris Zankel #define FPGAREG_BOOT_SHIFT		7	/* Boot ROM addr mapping */
194*7e270ec3SChris Zankel #define FPGAREG_BOOT_WIDTH		1
195*7e270ec3SChris Zankel #define FPGAREG_BOOT_MASK		0x80
196*7e270ec3SChris Zankel #define FPGAREG_BOOT_RAM		0
197*7e270ec3SChris Zankel #define FPGAREG_BOOT_FLASH		(1<<FPGAREG_BOOT_SHIFT)
198*7e270ec3SChris Zankel 
199*7e270ec3SChris Zankel /* Force hard reset of board by writing a code to this register */
200*7e270ec3SChris Zankel #define CONFIG_SYS_FPGAREG_RESET	IOADDR(0x0D020010) /* Reset board .. */
201*7e270ec3SChris Zankel #define CONFIG_SYS_FPGAREG_RESET_CODE	0x0000DEAD   /*  by writing this code */
202*7e270ec3SChris Zankel 
203*7e270ec3SChris Zankel /*====================*/
204*7e270ec3SChris Zankel /* Serial Driver Info */
205*7e270ec3SChris Zankel /*====================*/
206*7e270ec3SChris Zankel 
207*7e270ec3SChris Zankel #define CONFIG_SYS_NS16550_SERIAL
208*7e270ec3SChris Zankel #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
209*7e270ec3SChris Zankel #define CONFIG_SYS_NS16550_COM1		IOADDR(0x0D050020) /* Base address */
210*7e270ec3SChris Zankel 
211*7e270ec3SChris Zankel /* Input clk to NS16550 (in Hz; the SYS_CLK_FREQ is in kHz) */
212*7e270ec3SChris Zankel #define CONFIG_SYS_NS16550_CLK		CONFIG_SYS_CLK_FREQ
213*7e270ec3SChris Zankel #define CONFIG_CONS_INDEX		1	/* use UART0 for console */
214*7e270ec3SChris Zankel #define CONFIG_BAUDRATE			115200	/* Default baud rate */
215*7e270ec3SChris Zankel #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
216*7e270ec3SChris Zankel 
217*7e270ec3SChris Zankel /*======================*/
218*7e270ec3SChris Zankel /* Ethernet Driver Info */
219*7e270ec3SChris Zankel /*======================*/
220*7e270ec3SChris Zankel 
221*7e270ec3SChris Zankel #define CONFIG_ETHBASE			00:50:C2:13:6f:00
222*7e270ec3SChris Zankel #define CONFIG_SYS_ETHOC_BASE		IOADDR(0x0d030000)
223*7e270ec3SChris Zankel #define CONFIG_SYS_ETHOC_BUFFER_ADDR	IOADDR(0x0D800000)
224*7e270ec3SChris Zankel 
225*7e270ec3SChris Zankel /*=====================*/
226*7e270ec3SChris Zankel /* Flash & Environment */
227*7e270ec3SChris Zankel /*=====================*/
228*7e270ec3SChris Zankel 
229*7e270ec3SChris Zankel #define CONFIG_SYS_FLASH_CFI
230*7e270ec3SChris Zankel #define CONFIG_FLASH_CFI_DRIVER			/* use generic CFI driver */
231*7e270ec3SChris Zankel #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
232*7e270ec3SChris Zankel #define CONFIG_SYS_MAX_FLASH_BANKS	1
233*7e270ec3SChris Zankel #ifdef CONFIG_XTFPGA_LX60
234*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_SIZE		0x0040000	/* 4MB */
235*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_SECT_SZ	0x10000		/* block size 64KB */
236*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_PARMSECT_SZ	0x2000		/* param size  8KB */
237*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_BASE		IOADDR(0x08000000)
238*7e270ec3SChris Zankel # define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
239*7e270ec3SChris Zankel #elif defined(CONFIG_XTFPGA_KC705)
240*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_SIZE		0x8000000	/* 128MB */
241*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_SECT_SZ	0x20000		/* block size 128KB */
242*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_PARMSECT_SZ	0x8000		/* param size 32KB */
243*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_BASE		IOADDR(0x00000000)
244*7e270ec3SChris Zankel # define CONFIG_SYS_MONITOR_BASE	IOADDR(0x06000000)
245*7e270ec3SChris Zankel #else
246*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_SIZE		0x1000000	/* 16MB */
247*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_SECT_SZ	0x20000		/* block size 128KB */
248*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_PARMSECT_SZ	0x8000		/* param size 32KB */
249*7e270ec3SChris Zankel # define CONFIG_SYS_FLASH_BASE		IOADDR(0x08000000)
250*7e270ec3SChris Zankel # define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
251*7e270ec3SChris Zankel #endif
252*7e270ec3SChris Zankel #define CONFIG_SYS_MAX_FLASH_SECT	\
253*7e270ec3SChris Zankel 	(CONFIG_SYS_FLASH_SECT_SZ/CONFIG_SYS_FLASH_PARMSECT_SZ + \
254*7e270ec3SChris Zankel 	 CONFIG_SYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ - 1)
255*7e270ec3SChris Zankel #define CONFIG_SYS_FLASH_PROTECTION		/* hw flash protection */
256*7e270ec3SChris Zankel 
257*7e270ec3SChris Zankel /*
258*7e270ec3SChris Zankel  * Put environment in top block (64kB)
259*7e270ec3SChris Zankel  * Another option would be to put env. in 2nd param block offs 8KB, size 8KB
260*7e270ec3SChris Zankel  */
261*7e270ec3SChris Zankel #define CONFIG_ENV_IS_IN_FLASH
262*7e270ec3SChris Zankel #define CONFIG_ENV_OFFSET    (CONFIG_SYS_FLASH_SIZE - CONFIG_SYS_FLASH_SECT_SZ)
263*7e270ec3SChris Zankel #define CONFIG_ENV_SIZE	     CONFIG_SYS_FLASH_SECT_SZ
264*7e270ec3SChris Zankel 
265*7e270ec3SChris Zankel /* print 'E' for empty sector on flinfo */
266*7e270ec3SChris Zankel #define CONFIG_SYS_FLASH_EMPTY_INFO
267*7e270ec3SChris Zankel 
268*7e270ec3SChris Zankel #endif /* __CONFIG_H */
269