1 /* 2 * Copyright 2009 Extreme Engineering Solutions, Inc. 3 * Copyright 2007-2008 Freescale Semiconductor, Inc. 4 * 5 * SPDX-License-Identifier: GPL-2.0+ 6 */ 7 8 /* 9 * xpedite517x board configuration file 10 */ 11 #ifndef __CONFIG_H 12 #define __CONFIG_H 13 14 /* 15 * High Level Configuration Options 16 */ 17 #define CONFIG_XPEDITE5140 1 /* MPC8641HPCN board specific */ 18 #define CONFIG_SYS_BOARD_NAME "XPedite5170" 19 #define CONFIG_SYS_FORM_3U_VPX 1 20 #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 21 #define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */ 22 #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 23 #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 24 #define CONFIG_ALTIVEC 1 25 26 #define CONFIG_SYS_TEXT_BASE 0xfff00000 27 28 #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */ 29 #define CONFIG_PCIE1 1 /* PCIE controller 1 */ 30 #define CONFIG_PCIE2 1 /* PCIE controller 2 */ 31 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 32 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 33 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 34 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ 35 36 /* 37 * DDR config 38 */ 39 #define CONFIG_SYS_FSL_DDR2 40 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 41 #define CONFIG_DDR_SPD 42 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 43 #define SPD_EEPROM_ADDRESS1 0x54 /* Both channels use the */ 44 #define SPD_EEPROM_ADDRESS2 0x54 /* same SPD data */ 45 #define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */ 46 #define CONFIG_NUM_DDR_CONTROLLERS 2 47 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 48 #define CONFIG_CHIP_SELECTS_PER_CTRL 1 49 #define CONFIG_DDR_ECC 50 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 51 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 52 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 53 #define CONFIG_VERY_BIG_RAM 54 #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 55 56 /* 57 * virtual address to be used for temporary mappings. There 58 * should be 128k free at this VA. 59 */ 60 #define CONFIG_SYS_SCRATCH_VA 0xe0000000 61 62 #ifndef __ASSEMBLY__ 63 extern unsigned long get_board_sys_clk(unsigned long dummy); 64 #endif 65 66 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC86xx */ 67 68 /* 69 * L2CR setup 70 */ 71 #define CONFIG_SYS_L2 72 #define L2_INIT 0 73 #define L2_ENABLE (L2CR_L2E) 74 75 /* 76 * Base addresses -- Note these are effective addresses where the 77 * actual resources get mapped (not physical addresses) 78 */ 79 #define CONFIG_SYS_CCSRBAR 0xef000000 /* relocated CCSRBAR */ 80 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR 81 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 82 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 83 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 84 85 /* 86 * Diagnostics 87 */ 88 #define CONFIG_SYS_ALT_MEMTEST 89 #define CONFIG_SYS_MEMTEST_START 0x10000000 90 #define CONFIG_SYS_MEMTEST_END 0x20000000 91 #define CONFIG_POST (CONFIG_SYS_POST_MEMORY |\ 92 CONFIG_SYS_POST_I2C) 93 #define I2C_ADDR_LIST {CONFIG_SYS_I2C_DS1621_ADDR, \ 94 CONFIG_SYS_I2C_DS4510_ADDR, \ 95 CONFIG_SYS_I2C_EEPROM_ADDR, \ 96 CONFIG_SYS_I2C_LM90_ADDR, \ 97 CONFIG_SYS_I2C_PCA9553_ADDR, \ 98 CONFIG_SYS_I2C_PCA953X_ADDR0, \ 99 CONFIG_SYS_I2C_PCA953X_ADDR1, \ 100 CONFIG_SYS_I2C_PCA953X_ADDR2, \ 101 CONFIG_SYS_I2C_PCA953X_ADDR3, \ 102 CONFIG_SYS_I2C_PEX8518_ADDR, \ 103 CONFIG_SYS_I2C_RTC_ADDR} 104 /* The XPedite5170 can host an XMC which has an EEPROM at address 0x50 */ 105 #define I2C_ADDR_IGNORE_LIST {0x50} 106 107 /* 108 * Memory map 109 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 110 * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable 111 * 0xc000_0000 0xcfff_ffff PCIe2 Mem 256M non-cacheable 112 * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable 113 * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable 114 * 0xe880_0000 0xe8ff_ffff PCIe2 IO 8M non-cacheable 115 * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable 116 * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable 117 * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable 118 * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable 119 */ 120 121 #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_4 | LCRR_EADC_3) 122 123 /* 124 * NAND flash configuration 125 */ 126 #define CONFIG_SYS_NAND_BASE 0xef800000 127 #define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */ 128 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE2} 129 #define CONFIG_SYS_MAX_NAND_DEVICE 2 130 #define CONFIG_NAND_ACTL 131 #define CONFIG_SYS_NAND_ACTL_ALE (1 << 14) /* C_LA14 */ 132 #define CONFIG_SYS_NAND_ACTL_CLE (1 << 15) /* C_LA15 */ 133 #define CONFIG_SYS_NAND_ACTL_NCE 0 /* NCE not controlled by ADDR */ 134 #define CONFIG_SYS_NAND_ACTL_DELAY 25 135 #define CONFIG_JFFS2_NAND 136 137 /* 138 * NOR flash configuration 139 */ 140 #define CONFIG_SYS_FLASH_BASE 0xf8000000 141 #define CONFIG_SYS_FLASH_BASE2 0xf0000000 142 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 143 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 144 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 145 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 146 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 147 #define CONFIG_FLASH_CFI_DRIVER 148 #define CONFIG_SYS_FLASH_CFI 149 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 150 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff00000, 0xc0000}, \ 151 {0xf7f00000, 0xc0000} } 152 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 153 #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 154 155 /* 156 * Chip select configuration 157 */ 158 /* NOR Flash 0 on CS0 */ 159 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE |\ 160 BR_PS_16 |\ 161 BR_V) 162 #define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB |\ 163 OR_GPCM_CSNT |\ 164 OR_GPCM_XACS |\ 165 OR_GPCM_ACS_DIV2 |\ 166 OR_GPCM_SCY_8 |\ 167 OR_GPCM_TRLX |\ 168 OR_GPCM_EHTR |\ 169 OR_GPCM_EAD) 170 171 /* NOR Flash 1 on CS1 */ 172 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 |\ 173 BR_PS_16 |\ 174 BR_V) 175 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM 176 177 /* NAND flash on CS2 */ 178 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE |\ 179 BR_PS_8 |\ 180 BR_V) 181 #define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB |\ 182 OR_GPCM_BCTLD |\ 183 OR_GPCM_CSNT |\ 184 OR_GPCM_ACS_DIV4 |\ 185 OR_GPCM_SCY_4 |\ 186 OR_GPCM_TRLX |\ 187 OR_GPCM_EHTR) 188 189 /* Optional NAND flash on CS3 */ 190 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 |\ 191 BR_PS_8 |\ 192 BR_V) 193 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM 194 195 /* 196 * Use L1 as initial stack 197 */ 198 #define CONFIG_SYS_INIT_RAM_LOCK 1 199 #define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000 200 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 201 202 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 203 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 204 205 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 206 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 207 208 /* 209 * Serial Port 210 */ 211 #define CONFIG_CONS_INDEX 1 212 #define CONFIG_SYS_NS16550_SERIAL 213 #define CONFIG_SYS_NS16550_REG_SIZE 1 214 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 215 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 216 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 217 #define CONFIG_SYS_BAUDRATE_TABLE \ 218 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 219 #define CONFIG_BAUDRATE 115200 220 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 221 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 222 223 /* 224 * I2C 225 */ 226 #define CONFIG_SYS_I2C 227 #define CONFIG_SYS_I2C_FSL 228 #define CONFIG_SYS_FSL_I2C_SPEED 100000 229 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 230 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 231 #define CONFIG_SYS_FSL_I2C2_SPEED 100000 232 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 233 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 234 235 /* PEX8518 slave I2C interface */ 236 #define CONFIG_SYS_I2C_PEX8518_ADDR 0x70 237 238 /* I2C DS1631 temperature sensor */ 239 #define CONFIG_SYS_I2C_DS1621_ADDR 0x48 240 #define CONFIG_DTT_DS1621 241 #define CONFIG_DTT_SENSORS { 0 } 242 #define CONFIG_SYS_I2C_LM90_ADDR 0x4c 243 244 /* I2C EEPROM - AT24C128B */ 245 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54 246 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 247 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */ 248 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */ 249 250 /* I2C RTC */ 251 #define CONFIG_RTC_M41T11 1 252 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 253 #define CONFIG_SYS_M41T11_BASE_YEAR 2000 254 255 /* GPIO/EEPROM/SRAM */ 256 #define CONFIG_DS4510 257 #define CONFIG_SYS_I2C_DS4510_ADDR 0x51 258 259 /* GPIO */ 260 #define CONFIG_PCA953X 261 #define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18 262 #define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c 263 #define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e 264 #define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f 265 #define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0 266 #define CONFIG_SYS_I2C_PCA9553_ADDR 0x62 267 268 /* 269 * PU = pulled high, PD = pulled low 270 * I = input, O = output, IO = input/output 271 */ 272 /* PCA9557 @ 0x18*/ 273 #define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */ 274 #define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select */ 275 #define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */ 276 #define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select */ 277 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */ 278 #define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Set to 0 to enable NVM writing */ 279 280 /* PCA9557 @ 0x1c*/ 281 #define CONFIG_SYS_PCA953X_XMC0_ROOT0 0x01 /* PU; Low if XMC is RC */ 282 #define CONFIG_SYS_PCA953X_PLUG_GPIO0 0x02 /* Samtec connector GPIO */ 283 #define CONFIG_SYS_PCA953X_XMC0_WAKE 0x04 /* PU; XMC wake */ 284 #define CONFIG_SYS_PCA953X_XMC0_BIST 0x08 /* PU; XMC built in self test */ 285 #define CONFIG_SYS_PCA953X_XMC_PRESENT 0x10 /* PU; Low if XMC module installed */ 286 #define CONFIG_SYS_PCA953X_PMC_PRESENT 0x20 /* PU; Low if PMC module installed */ 287 #define CONFIG_SYS_PCA953X_PMC0_MONARCH 0x40 /* PMC monarch mode enable */ 288 #define CONFIG_SYS_PCA953X_PMC0_EREADY 0x80 /* PU; PMC PCI eready */ 289 290 /* PCA9557 @ 0x1e*/ 291 #define CONFIG_SYS_PCA953X_P0_GA0 0x01 /* PU; VPX Geographical address */ 292 #define CONFIG_SYS_PCA953X_P0_GA1 0x02 /* PU; VPX Geographical address */ 293 #define CONFIG_SYS_PCA953X_P0_GA2 0x04 /* PU; VPX Geographical address */ 294 #define CONFIG_SYS_PCA953X_P0_GA3 0x08 /* PU; VPX Geographical address */ 295 #define CONFIG_SYS_PCA953X_P0_GA4 0x10 /* PU; VPX Geographical address */ 296 #define CONFIG_SYS_PCA953X_P0_GAP 0x20 /* PU; VPX Geographical address parity */ 297 #define CONFIG_SYS_PCA953X_P1_SYSEN 0x80 /* PU; VPX P1 SYSCON */ 298 299 /* PCA9557 @ 0x1f */ 300 #define CONFIG_SYS_PCA953X_VPX_GPIO0 0x01 /* PU; VPX P15 GPIO */ 301 #define CONFIG_SYS_PCA953X_VPX_GPIO1 0x02 /* PU; VPX P15 GPIO */ 302 #define CONFIG_SYS_PCA953X_VPX_GPIO2 0x04 /* PU; VPX P15 GPIO */ 303 #define CONFIG_SYS_PCA953X_VPX_GPIO3 0x08 /* PU; VPX P15 GPIO */ 304 305 /* 306 * General PCI 307 * Memory space is mapped 1-1, but I/O space must start from 0. 308 */ 309 /* PCIE1 - PEX8518 */ 310 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 311 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 312 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */ 313 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 314 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000 315 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 316 317 /* PCIE2 - VPX P1 */ 318 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000 319 #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 320 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 321 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 322 #define CONFIG_SYS_PCIE2_IO_PHYS 0xe8800000 323 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 /* 8M */ 324 325 /* 326 * Networking options 327 */ 328 #define CONFIG_TSEC_ENET /* tsec ethernet support */ 329 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ 330 #define CONFIG_MII 1 /* MII PHY management */ 331 #define CONFIG_ETHPRIME "eTSEC1" 332 333 #define CONFIG_TSEC1 1 334 #define CONFIG_TSEC1_NAME "eTSEC1" 335 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 336 #define TSEC1_PHY_ADDR 1 337 #define TSEC1_PHYIDX 0 338 #define CONFIG_HAS_ETH0 339 340 #define CONFIG_TSEC2 1 341 #define CONFIG_TSEC2_NAME "eTSEC2" 342 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 343 #define TSEC2_PHY_ADDR 2 344 #define TSEC2_PHYIDX 0 345 #define CONFIG_HAS_ETH1 346 347 /* 348 * BAT mappings 349 */ 350 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 351 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\ 352 BATL_PP_RW |\ 353 BATL_CACHEINHIBIT |\ 354 BATL_GUARDEDSTORAGE) 355 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT |\ 356 BATU_BL_1M |\ 357 BATU_VS |\ 358 BATU_VP) 359 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT |\ 360 BATL_PP_RW |\ 361 BATL_CACHEINHIBIT) 362 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 363 #endif 364 365 /* 366 * BAT0 2G Cacheable, non-guarded 367 * 0x0000_0000 2G DDR 368 */ 369 #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 370 #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 371 #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 372 #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 373 374 /* 375 * BAT1 1G Cache-inhibited, guarded 376 * 0x8000_0000 1G PCI-Express 1 Memory 377 */ 378 #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\ 379 BATL_PP_RW |\ 380 BATL_CACHEINHIBIT |\ 381 BATL_GUARDEDSTORAGE) 382 #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_PHYS |\ 383 BATU_BL_1G |\ 384 BATU_VS |\ 385 BATU_VP) 386 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS |\ 387 BATL_PP_RW |\ 388 BATL_CACHEINHIBIT) 389 #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 390 391 /* 392 * BAT2 512M Cache-inhibited, guarded 393 * 0xc000_0000 512M PCI-Express 2 Memory 394 */ 395 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\ 396 BATL_PP_RW |\ 397 BATL_CACHEINHIBIT |\ 398 BATL_GUARDEDSTORAGE) 399 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE2_MEM_PHYS |\ 400 BATU_BL_512M |\ 401 BATU_VS |\ 402 BATU_VP) 403 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCIE2_MEM_PHYS |\ 404 BATL_PP_RW |\ 405 BATL_CACHEINHIBIT) 406 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 407 408 /* 409 * BAT3 1M Cache-inhibited, guarded 410 * 0xe000_0000 1M CCSR 411 */ 412 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR |\ 413 BATL_PP_RW |\ 414 BATL_CACHEINHIBIT |\ 415 BATL_GUARDEDSTORAGE) 416 #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR |\ 417 BATU_BL_1M |\ 418 BATU_VS |\ 419 BATU_VP) 420 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR |\ 421 BATL_PP_RW |\ 422 BATL_CACHEINHIBIT) 423 #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 424 425 /* 426 * BAT4 32M Cache-inhibited, guarded 427 * 0xe200_0000 16M PCI-Express 1 I/O 428 * 0xe300_0000 16M PCI-Express 2 I/0 429 */ 430 #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\ 431 BATL_PP_RW |\ 432 BATL_CACHEINHIBIT |\ 433 BATL_GUARDEDSTORAGE) 434 #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_PHYS |\ 435 BATU_BL_32M |\ 436 BATU_VS |\ 437 BATU_VP) 438 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS |\ 439 BATL_PP_RW |\ 440 BATL_CACHEINHIBIT) 441 #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 442 443 /* 444 * BAT5 128K Cacheable, non-guarded 445 * 0xe400_1000 128K Init RAM for stack in the CPU DCache (no backing memory) 446 */ 447 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR |\ 448 BATL_PP_RW |\ 449 BATL_MEMCOHERENCE) 450 #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR |\ 451 BATU_BL_128K |\ 452 BATU_VS |\ 453 BATU_VP) 454 #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 455 #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 456 457 /* 458 * BAT6 256M Cache-inhibited, guarded 459 * 0xf000_0000 256M FLASH 460 */ 461 #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE2 |\ 462 BATL_PP_RW |\ 463 BATL_CACHEINHIBIT |\ 464 BATL_GUARDEDSTORAGE) 465 #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE |\ 466 BATU_BL_256M |\ 467 BATU_VS |\ 468 BATU_VP) 469 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE |\ 470 BATL_PP_RW |\ 471 BATL_MEMCOHERENCE) 472 #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 473 474 /* Map the last 1M of flash where we're running from reset */ 475 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\ 476 BATL_PP_RW |\ 477 BATL_CACHEINHIBIT |\ 478 BATL_GUARDEDSTORAGE) 479 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE |\ 480 BATU_BL_1M |\ 481 BATU_VS |\ 482 BATU_VP) 483 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY |\ 484 BATL_PP_RW |\ 485 BATL_MEMCOHERENCE) 486 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 487 488 /* 489 * BAT7 64M Cache-inhibited, guarded 490 * 0xe800_0000 64K NAND FLASH 491 * 0xe804_0000 128K DUART Registers 492 */ 493 #define CONFIG_SYS_DBAT7L (CONFIG_SYS_NAND_BASE |\ 494 BATL_PP_RW |\ 495 BATL_CACHEINHIBIT |\ 496 BATL_GUARDEDSTORAGE) 497 #define CONFIG_SYS_DBAT7U (CONFIG_SYS_NAND_BASE |\ 498 BATU_BL_512K |\ 499 BATU_VS |\ 500 BATU_VP) 501 #define CONFIG_SYS_IBAT7L (CONFIG_SYS_NAND_BASE |\ 502 BATL_PP_RW |\ 503 BATL_CACHEINHIBIT) 504 #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U 505 506 /* 507 * Command configuration. 508 */ 509 #define CONFIG_CMD_DATE 510 #define CONFIG_CMD_DS4510 511 #define CONFIG_CMD_DS4510_INFO 512 #define CONFIG_CMD_DTT 513 #define CONFIG_CMD_EEPROM 514 #define CONFIG_CMD_IRQ 515 #define CONFIG_CMD_JFFS2 516 #define CONFIG_CMD_NAND 517 #define CONFIG_CMD_PCA953X 518 #define CONFIG_CMD_PCA953X_INFO 519 #define CONFIG_CMD_PCI 520 #define CONFIG_CMD_PCI_ENUM 521 #define CONFIG_CMD_REGINFO 522 523 /* 524 * Miscellaneous configurable options 525 */ 526 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 527 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 528 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 529 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 530 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 531 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 532 #define CONFIG_CMDLINE_EDITING 1 /* Command-line editing */ 533 #define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */ 534 #define CONFIG_PANIC_HANG /* do not reset board on panic */ 535 #define CONFIG_PREBOOT /* enable preboot variable */ 536 #define CONFIG_INTEGRITY /* support booting INTEGRITY OS */ 537 538 /* 539 * For booting Linux, the board info and command line data 540 * have to be in the first 16 MB of memory, since this is 541 * the maximum mapped by the Linux kernel during initialization. 542 */ 543 #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 544 #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */ 545 546 /* 547 * Environment Configuration 548 */ 549 #define CONFIG_ENV_IS_IN_FLASH 1 550 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */ 551 #define CONFIG_ENV_SIZE 0x8000 552 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 553 554 /* 555 * Flash memory map: 556 * fffc0000 - ffffffff Pri FDT (256KB) 557 * fff80000 - fffbffff Pri U-Boot Environment (256 KB) 558 * fff00000 - fff7ffff Pri U-Boot (512 KB) 559 * fef00000 - ffefffff Pri OS image (16MB) 560 * f8000000 - feefffff Pri OS Use/Filesystem (111MB) 561 * 562 * f7fc0000 - f7ffffff Sec FDT (256KB) 563 * f7f80000 - f7fbffff Sec U-Boot Environment (256 KB) 564 * f7f00000 - f7f7ffff Sec U-Boot (512 KB) 565 * f6f00000 - f7efffff Sec OS image (16MB) 566 * f0000000 - f6efffff Sec OS Use/Filesystem (111MB) 567 */ 568 #define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff00000) 569 #define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f00000) 570 #define CONFIG_FDT1_ENV_ADDR __stringify(0xfffc0000) 571 #define CONFIG_FDT2_ENV_ADDR __stringify(0xf7fc0000) 572 #define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000) 573 #define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000) 574 575 #define CONFIG_PROG_UBOOT1 \ 576 "$download_cmd $loadaddr $ubootfile; " \ 577 "if test $? -eq 0; then " \ 578 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 579 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 580 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \ 581 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 582 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \ 583 "if test $? -ne 0; then " \ 584 "echo PROGRAM FAILED; " \ 585 "else; " \ 586 "echo PROGRAM SUCCEEDED; " \ 587 "fi; " \ 588 "else; " \ 589 "echo DOWNLOAD FAILED; " \ 590 "fi;" 591 592 #define CONFIG_PROG_UBOOT2 \ 593 "$download_cmd $loadaddr $ubootfile; " \ 594 "if test $? -eq 0; then " \ 595 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 596 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 597 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \ 598 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 599 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \ 600 "if test $? -ne 0; then " \ 601 "echo PROGRAM FAILED; " \ 602 "else; " \ 603 "echo PROGRAM SUCCEEDED; " \ 604 "fi; " \ 605 "else; " \ 606 "echo DOWNLOAD FAILED; " \ 607 "fi;" 608 609 #define CONFIG_BOOT_OS_NET \ 610 "$download_cmd $osaddr $osfile; " \ 611 "if test $? -eq 0; then " \ 612 "if test -n $fdtaddr; then " \ 613 "$download_cmd $fdtaddr $fdtfile; " \ 614 "if test $? -eq 0; then " \ 615 "bootm $osaddr - $fdtaddr; " \ 616 "else; " \ 617 "echo FDT DOWNLOAD FAILED; " \ 618 "fi; " \ 619 "else; " \ 620 "bootm $osaddr; " \ 621 "fi; " \ 622 "else; " \ 623 "echo OS DOWNLOAD FAILED; " \ 624 "fi;" 625 626 #define CONFIG_PROG_OS1 \ 627 "$download_cmd $osaddr $osfile; " \ 628 "if test $? -eq 0; then " \ 629 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \ 630 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 631 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 632 "if test $? -ne 0; then " \ 633 "echo OS PROGRAM FAILED; " \ 634 "else; " \ 635 "echo OS PROGRAM SUCCEEDED; " \ 636 "fi; " \ 637 "else; " \ 638 "echo OS DOWNLOAD FAILED; " \ 639 "fi;" 640 641 #define CONFIG_PROG_OS2 \ 642 "$download_cmd $osaddr $osfile; " \ 643 "if test $? -eq 0; then " \ 644 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \ 645 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 646 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 647 "if test $? -ne 0; then " \ 648 "echo OS PROGRAM FAILED; " \ 649 "else; " \ 650 "echo OS PROGRAM SUCCEEDED; " \ 651 "fi; " \ 652 "else; " \ 653 "echo OS DOWNLOAD FAILED; " \ 654 "fi;" 655 656 #define CONFIG_PROG_FDT1 \ 657 "$download_cmd $fdtaddr $fdtfile; " \ 658 "if test $? -eq 0; then " \ 659 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \ 660 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 661 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 662 "if test $? -ne 0; then " \ 663 "echo FDT PROGRAM FAILED; " \ 664 "else; " \ 665 "echo FDT PROGRAM SUCCEEDED; " \ 666 "fi; " \ 667 "else; " \ 668 "echo FDT DOWNLOAD FAILED; " \ 669 "fi;" 670 671 #define CONFIG_PROG_FDT2 \ 672 "$download_cmd $fdtaddr $fdtfile; " \ 673 "if test $? -eq 0; then " \ 674 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \ 675 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 676 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 677 "if test $? -ne 0; then " \ 678 "echo FDT PROGRAM FAILED; " \ 679 "else; " \ 680 "echo FDT PROGRAM SUCCEEDED; " \ 681 "fi; " \ 682 "else; " \ 683 "echo FDT DOWNLOAD FAILED; " \ 684 "fi;" 685 686 #define CONFIG_EXTRA_ENV_SETTINGS \ 687 "autoload=yes\0" \ 688 "download_cmd=tftp\0" \ 689 "console_args=console=ttyS0,115200\0" \ 690 "root_args=root=/dev/nfs rw\0" \ 691 "misc_args=ip=on\0" \ 692 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \ 693 "bootfile=/home/user/file\0" \ 694 "osfile=/home/user/board.uImage\0" \ 695 "fdtfile=/home/user/board.dtb\0" \ 696 "ubootfile=/home/user/u-boot.bin\0" \ 697 "fdtaddr=0x1e00000\0" \ 698 "osaddr=0x1000000\0" \ 699 "loadaddr=0x1000000\0" \ 700 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \ 701 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \ 702 "prog_os1="CONFIG_PROG_OS1"\0" \ 703 "prog_os2="CONFIG_PROG_OS2"\0" \ 704 "prog_fdt1="CONFIG_PROG_FDT1"\0" \ 705 "prog_fdt2="CONFIG_PROG_FDT2"\0" \ 706 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \ 707 "bootcmd_flash1=run set_bootargs; " \ 708 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\ 709 "bootcmd_flash2=run set_bootargs; " \ 710 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\ 711 "bootcmd=run bootcmd_flash1\0" 712 #endif /* __CONFIG_H */ 713