1 /* 2 * (C) Copyright 2009 3 * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com> 4 * 5 * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de> 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #ifndef __CONFIG_H 11 #define __CONFIG_H 12 13 /* 14 * High Level Configuration Options 15 * (easy to change) 16 */ 17 #define CONFIG_SPEAR600 /* SPEAr600 SoC */ 18 #define CONFIG_X600 /* on X600 board */ 19 #define CONFIG_SYS_THUMB_BUILD 20 21 #include <asm/arch/hardware.h> 22 23 /* Timer, HZ specific defines */ 24 #define CONFIG_SYS_HZ_CLOCK 8300000 25 26 #define CONFIG_SYS_TEXT_BASE 0x00800040 27 #define CONFIG_SYS_FLASH_BASE 0xf8000000 28 /* Reserve 8KiB for SPL */ 29 #define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */ 30 #define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO 31 #define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \ 32 CONFIG_SYS_SPL_LEN) 33 #define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE 34 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 35 #define CONFIG_SYS_MONITOR_LEN 0x60000 36 37 #define CONFIG_ENV_IS_IN_FLASH 38 39 /* Serial Configuration (PL011) */ 40 #define CONFIG_SYS_SERIAL0 0xD0000000 41 #define CONFIG_SYS_SERIAL1 0xD0080000 42 #define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \ 43 (void *)CONFIG_SYS_SERIAL1 } 44 #define CONFIG_PL011_SERIAL 45 #define CONFIG_PL011_CLOCK (48 * 1000 * 1000) 46 #define CONFIG_CONS_INDEX 0 47 #define CONFIG_BAUDRATE 115200 48 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \ 49 57600, 115200 } 50 #define CONFIG_SYS_LOADS_BAUD_CHANGE 51 52 /* NOR FLASH config options */ 53 #define CONFIG_ST_SMI 54 #define CONFIG_SYS_MAX_FLASH_BANKS 1 55 #define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000 56 #define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE } 57 #define CONFIG_SYS_MAX_FLASH_SECT 128 58 #define CONFIG_SYS_FLASH_EMPTY_INFO 59 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ) 60 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ) 61 62 /* NAND FLASH config options */ 63 #define CONFIG_NAND_FSMC 64 #define CONFIG_SYS_NAND_SELF_INIT 65 #define CONFIG_SYS_MAX_NAND_DEVICE 1 66 #define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE 67 #define CONFIG_MTD_ECC_SOFT 68 #define CONFIG_SYS_FSMC_NAND_8BIT 69 #define CONFIG_SYS_NAND_ONFI_DETECTION 70 #define CONFIG_NAND_ECC_BCH 71 #define CONFIG_BCH 72 73 /* UBI/UBI config options */ 74 #define CONFIG_MTD_DEVICE 75 #define CONFIG_MTD_PARTITIONS 76 #define CONFIG_RBTREE 77 78 /* Ethernet config options */ 79 #define CONFIG_MII 80 #define CONFIG_PHY_RESET_DELAY 10000 /* in usec */ 81 #define CONFIG_PHY_ADDR 0 /* PHY address */ 82 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 83 84 #define CONFIG_SPEAR_GPIO 85 86 /* I2C config options */ 87 #define CONFIG_SYS_I2C 88 #define CONFIG_SYS_I2C_DW 89 #define CONFIG_SYS_I2C_BASE 0xD0200000 90 #define CONFIG_SYS_I2C_SPEED 400000 91 #define CONFIG_SYS_I2C_SLAVE 0x02 92 #define CONFIG_I2C_CHIPADDRESS 0x50 93 94 #define CONFIG_RTC_M41T62 1 95 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 96 97 /* FPGA config options */ 98 #define CONFIG_FPGA 99 #define CONFIG_FPGA_XILINX 100 #define CONFIG_FPGA_SPARTAN3 101 #define CONFIG_FPGA_COUNT 1 102 103 /* USB EHCI options */ 104 #define CONFIG_USB_EHCI 105 #define CONFIG_USB_EHCI_SPEAR 106 #define CONFIG_USB_STORAGE 107 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 108 109 /* 110 * Command support defines 111 */ 112 #define CONFIG_CMD_CACHE 113 #define CONFIG_CMD_DATE 114 #define CONFIG_CMD_ENV 115 #define CONFIG_CMD_FAT 116 #define CONFIG_CMD_FPGA_LOADMK 117 #define CONFIG_CMD_FS_GENERIC 118 #define CONFIG_CMD_MII 119 #define CONFIG_CMD_MTDPARTS 120 #define CONFIG_CMD_NAND 121 #define CONFIG_CMD_SAVES 122 #define CONFIG_CMD_UBI 123 #define CONFIG_CMD_UBIFS 124 #define CONFIG_LZO 125 126 /* Filesystem support (for USB key) */ 127 #define CONFIG_SUPPORT_VFAT 128 #define CONFIG_DOS_PARTITION 129 130 #define CONFIG_BOOTDELAY 3 131 132 133 /* 134 * U-Boot Environment placing definitions. 135 */ 136 #define CONFIG_ENV_SECT_SIZE 0x00010000 137 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ 138 CONFIG_SYS_MONITOR_LEN) 139 #define CONFIG_ENV_SIZE 0x02000 140 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \ 141 CONFIG_ENV_SECT_SIZE) 142 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 143 144 /* Miscellaneous configurable options */ 145 #define CONFIG_ARCH_CPU_INIT 146 #define CONFIG_DISPLAY_CPUINFO 147 #define CONFIG_BOOT_PARAMS_ADDR 0x00000100 148 #define CONFIG_CMDLINE_TAG 149 #define CONFIG_SETUP_MEMORY_TAGS 150 #define CONFIG_MISC_INIT_R 151 #define CONFIG_BOARD_LATE_INIT 152 #define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */ 153 #define CONFIG_ZERO_BOOTDELAY_CHECK 154 155 #define CONFIG_SYS_MEMTEST_START 0x00800000 156 #define CONFIG_SYS_MEMTEST_END 0x04000000 157 #define CONFIG_SYS_MALLOC_LEN (8 << 20) 158 #define CONFIG_IDENT_STRING "-SPEAr" 159 #define CONFIG_SYS_LONGHELP 160 #define CONFIG_CMDLINE_EDITING 161 #define CONFIG_AUTO_COMPLETE 162 #define CONFIG_SYS_CBSIZE 256 163 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 164 sizeof(CONFIG_SYS_PROMPT) + 16) 165 #define CONFIG_SYS_MAXARGS 16 166 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 167 #define CONFIG_SYS_LOAD_ADDR 0x00800000 168 #define CONFIG_SYS_CONSOLE_INFO_QUIET 169 170 /* Use last 2 lwords in internal SRAM for bootcounter */ 171 #define CONFIG_BOOTCOUNT_LIMIT 172 #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SRAM_BASE + \ 173 CONFIG_SRAM_SIZE) 174 175 #define CONFIG_HOSTNAME x600 176 #define CONFIG_UBI_PART ubi0 177 #define CONFIG_UBIFS_VOLUME rootfs 178 179 #define MTDIDS_DEFAULT "nand0=nand" 180 #define MTDPARTS_DEFAULT "mtdparts=nand:64M(ubi0),64M(ubi1)" 181 182 #define CONFIG_EXTRA_ENV_SETTINGS \ 183 "u-boot_addr=1000000\0" \ 184 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0" \ 185 "load=tftp ${u-boot_addr} ${u-boot}\0" \ 186 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ 187 " +${filesize};" \ 188 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \ 189 "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \ 190 " ${filesize};" \ 191 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \ 192 " +${filesize}\0" \ 193 "upd=run load update\0" \ 194 "ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0" \ 195 "part=" __stringify(CONFIG_UBI_PART) "\0" \ 196 "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \ 197 "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \ 198 "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \ 199 " ${filesize}\0" \ 200 "upd_ubifs=run load_ubifs update_ubifs\0" \ 201 "init_ubifs=nand erase.part ubi0;ubi part ${part};" \ 202 "ubi create ${vol} 4000000\0" \ 203 "netdev=eth0\0" \ 204 "rootpath=/opt/eldk-4.2/arm\0" \ 205 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 206 "nfsroot=${serverip}:${rootpath}\0" \ 207 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 208 "boot_part=0\0" \ 209 "altbootcmd=if test $boot_part -eq 0;then " \ 210 "echo Switching to partition 1!;" \ 211 "setenv boot_part 1;" \ 212 "else; " \ 213 "echo Switching to partition 0!;" \ 214 "setenv boot_part 0;" \ 215 "fi;" \ 216 "saveenv;boot\0" \ 217 "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \ 218 "root=ubi0:rootfs rootfstype=ubifs\0" \ 219 "kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \ 220 "kernel_fs=/boot/uImage \0" \ 221 "kernel_addr=1000000\0" \ 222 "dtb=" __stringify(CONFIG_HOSTNAME) "/" \ 223 __stringify(CONFIG_HOSTNAME) ".dtb\0" \ 224 "dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0" \ 225 "dtb_addr=1800000\0" \ 226 "load_kernel=tftp ${kernel_addr} ${kernel}\0" \ 227 "load_dtb=tftp ${dtb_addr} ${dtb}\0" \ 228 "addip=setenv bootargs ${bootargs} " \ 229 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 230 ":${hostname}:${netdev}:off panic=1\0" \ 231 "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \ 232 "${baudrate}\0" \ 233 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 234 "net_nfs=run load_dtb load_kernel; " \ 235 "run nfsargs addip addcon addmtd addmisc;" \ 236 "bootm ${kernel_addr} - ${dtb_addr}\0" \ 237 "mtdids=" MTDIDS_DEFAULT "\0" \ 238 "mtdparts=" MTDPARTS_DEFAULT "\0" \ 239 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \ 240 " addcon addmisc addmtd;" \ 241 "bootm ${kernel_addr} - ${dtb_addr}\0" \ 242 "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \ 243 "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \ 244 "ubifsload ${dtb_addr} ${dtb_fs};\0" \ 245 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \ 246 "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \ 247 "bootcmd=run nand_ubifs\0" \ 248 "\0" 249 250 /* Physical Memory Map */ 251 #define CONFIG_NR_DRAM_BANKS 1 252 #define PHYS_SDRAM_1 0x00000000 253 #define PHYS_SDRAM_1_MAXSIZE 0x40000000 254 255 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 256 #define CONFIG_SRAM_BASE 0xd2800000 257 /* Preserve the last 2 lwords for the boot-counter */ 258 #define CONFIG_SRAM_SIZE ((8 << 10) - 0x8) 259 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SRAM_BASE 260 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SRAM_SIZE 261 262 #define CONFIG_SYS_INIT_SP_OFFSET \ 263 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 264 265 #define CONFIG_SYS_INIT_SP_ADDR \ 266 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 267 268 /* 269 * SPL related defines 270 */ 271 #define CONFIG_SPL_TEXT_BASE 0xd2800b00 272 #define CONFIG_SPL_MAX_SIZE (CONFIG_SRAM_SIZE - 0xb00) 273 #define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear" 274 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/spear/u-boot-spl.lds" 275 276 #define CONFIG_SPL_FRAMEWORK 277 #define CONFIG_SPL_NOR_SUPPORT 278 #define CONFIG_SPL_SERIAL_SUPPORT 279 #define CONFIG_SPL_LIBCOMMON_SUPPORT /* image.c */ 280 #define CONFIG_SPL_LIBGENERIC_SUPPORT /* string.c */ 281 282 /* 283 * Please select/define only one of the following 284 * Each definition corresponds to a supported DDR chip. 285 * DDR configuration is based on the following selection 286 */ 287 #define CONFIG_DDR_MT47H64M16 1 288 #define CONFIG_DDR_MT47H32M16 0 289 #define CONFIG_DDR_MT47H128M8 0 290 291 /* 292 * Synchronous/Asynchronous operation of DDR 293 * 294 * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation 295 * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation 296 * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation 297 */ 298 #define CONFIG_DDR_2HCLK 1 299 #define CONFIG_DDR_HCLK 0 300 #define CONFIG_DDR_PLL2 0 301 302 /* 303 * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported 304 * or not. Modify/Add to only these macros to define new boot types 305 */ 306 #define USB_BOOT_SUPPORTED 0 307 #define PCIE_BOOT_SUPPORTED 0 308 #define SNOR_BOOT_SUPPORTED 1 309 #define NAND_BOOT_SUPPORTED 1 310 #define PNOR_BOOT_SUPPORTED 0 311 #define TFTP_BOOT_SUPPORTED 0 312 #define UART_BOOT_SUPPORTED 0 313 #define SPI_BOOT_SUPPORTED 0 314 #define I2C_BOOT_SUPPORTED 0 315 #define MMC_BOOT_SUPPORTED 0 316 317 #endif /* __CONFIG_H */ 318