1995b72ddSStefan Roese /* 2995b72ddSStefan Roese * (C) Copyright 2009 3995b72ddSStefan Roese * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com> 4995b72ddSStefan Roese * 52fbdbda1SStefan Roese * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de> 6995b72ddSStefan Roese * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8995b72ddSStefan Roese */ 9995b72ddSStefan Roese 10995b72ddSStefan Roese #ifndef __CONFIG_H 11995b72ddSStefan Roese #define __CONFIG_H 12995b72ddSStefan Roese 13995b72ddSStefan Roese /* 14995b72ddSStefan Roese * High Level Configuration Options 15995b72ddSStefan Roese * (easy to change) 16995b72ddSStefan Roese */ 17995b72ddSStefan Roese #define CONFIG_SPEAR600 /* SPEAr600 SoC */ 18995b72ddSStefan Roese #define CONFIG_X600 /* on X600 board */ 19995b72ddSStefan Roese 20995b72ddSStefan Roese #include <asm/arch/hardware.h> 21995b72ddSStefan Roese 22995b72ddSStefan Roese /* Timer, HZ specific defines */ 23995b72ddSStefan Roese #define CONFIG_SYS_HZ_CLOCK 8300000 24995b72ddSStefan Roese 25995b72ddSStefan Roese #define CONFIG_SYS_TEXT_BASE 0x00800040 26995b72ddSStefan Roese #define CONFIG_SYS_FLASH_BASE 0xf8000000 27995b72ddSStefan Roese /* Reserve 8KiB for SPL */ 28995b72ddSStefan Roese #define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */ 29995b72ddSStefan Roese #define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO 30995b72ddSStefan Roese #define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \ 31995b72ddSStefan Roese CONFIG_SYS_SPL_LEN) 32285e266bSStefan Roese #define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE 33995b72ddSStefan Roese #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 34995b72ddSStefan Roese #define CONFIG_SYS_MONITOR_LEN 0x60000 35995b72ddSStefan Roese 36995b72ddSStefan Roese /* Serial Configuration (PL011) */ 37995b72ddSStefan Roese #define CONFIG_SYS_SERIAL0 0xD0000000 38995b72ddSStefan Roese #define CONFIG_SYS_SERIAL1 0xD0080000 39995b72ddSStefan Roese #define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \ 40995b72ddSStefan Roese (void *)CONFIG_SYS_SERIAL1 } 41995b72ddSStefan Roese #define CONFIG_PL011_SERIAL 42995b72ddSStefan Roese #define CONFIG_PL011_CLOCK (48 * 1000 * 1000) 43995b72ddSStefan Roese #define CONFIG_CONS_INDEX 0 44995b72ddSStefan Roese #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \ 45995b72ddSStefan Roese 57600, 115200 } 46995b72ddSStefan Roese #define CONFIG_SYS_LOADS_BAUD_CHANGE 47995b72ddSStefan Roese 48995b72ddSStefan Roese /* NOR FLASH config options */ 49995b72ddSStefan Roese #define CONFIG_ST_SMI 50995b72ddSStefan Roese #define CONFIG_SYS_MAX_FLASH_BANKS 1 51995b72ddSStefan Roese #define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000 52995b72ddSStefan Roese #define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE } 53995b72ddSStefan Roese #define CONFIG_SYS_MAX_FLASH_SECT 128 54995b72ddSStefan Roese #define CONFIG_SYS_FLASH_EMPTY_INFO 55995b72ddSStefan Roese #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ) 56995b72ddSStefan Roese #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ) 57995b72ddSStefan Roese 58995b72ddSStefan Roese /* NAND FLASH config options */ 59995b72ddSStefan Roese #define CONFIG_NAND_FSMC 60995b72ddSStefan Roese #define CONFIG_SYS_NAND_SELF_INIT 61995b72ddSStefan Roese #define CONFIG_SYS_MAX_NAND_DEVICE 1 62995b72ddSStefan Roese #define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE 63995b72ddSStefan Roese #define CONFIG_MTD_ECC_SOFT 64995b72ddSStefan Roese #define CONFIG_SYS_FSMC_NAND_8BIT 65995b72ddSStefan Roese #define CONFIG_SYS_NAND_ONFI_DETECTION 66*0ddc5a2dSStefan Roese #define CONFIG_NAND_ECC_BCH 67995b72ddSStefan Roese 68995b72ddSStefan Roese /* UBI/UBI config options */ 69995b72ddSStefan Roese 70995b72ddSStefan Roese /* Ethernet config options */ 71995b72ddSStefan Roese #define CONFIG_MII 72995b72ddSStefan Roese #define CONFIG_PHY_RESET_DELAY 10000 /* in usec */ 73995b72ddSStefan Roese #define CONFIG_PHY_ADDR 0 /* PHY address */ 74995b72ddSStefan Roese 75995b72ddSStefan Roese #define CONFIG_SPEAR_GPIO 76995b72ddSStefan Roese 77995b72ddSStefan Roese /* I2C config options */ 78678398b1SStefan Roese #define CONFIG_SYS_I2C 79f93f589cSAlexey Brodkin #define CONFIG_SYS_I2C_BASE 0xD0200000 80995b72ddSStefan Roese #define CONFIG_SYS_I2C_SPEED 400000 81995b72ddSStefan Roese #define CONFIG_SYS_I2C_SLAVE 0x02 82995b72ddSStefan Roese #define CONFIG_I2C_CHIPADDRESS 0x50 83995b72ddSStefan Roese 84995b72ddSStefan Roese #define CONFIG_RTC_M41T62 1 85995b72ddSStefan Roese #define CONFIG_SYS_I2C_RTC_ADDR 0x68 86995b72ddSStefan Roese 87995b72ddSStefan Roese /* FPGA config options */ 88995b72ddSStefan Roese #define CONFIG_FPGA 89995b72ddSStefan Roese #define CONFIG_FPGA_XILINX 90995b72ddSStefan Roese #define CONFIG_FPGA_SPARTAN3 91995b72ddSStefan Roese #define CONFIG_FPGA_COUNT 1 92995b72ddSStefan Roese 93285e266bSStefan Roese /* USB EHCI options */ 94285e266bSStefan Roese #define CONFIG_USB_EHCI_SPEAR 95285e266bSStefan Roese #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 96285e266bSStefan Roese 97285e266bSStefan Roese /* Filesystem support (for USB key) */ 98285e266bSStefan Roese #define CONFIG_SUPPORT_VFAT 99285e266bSStefan Roese 100995b72ddSStefan Roese 101995b72ddSStefan Roese /* 102995b72ddSStefan Roese * U-Boot Environment placing definitions. 103995b72ddSStefan Roese */ 104995b72ddSStefan Roese #define CONFIG_ENV_SECT_SIZE 0x00010000 105995b72ddSStefan Roese #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ 106995b72ddSStefan Roese CONFIG_SYS_MONITOR_LEN) 107995b72ddSStefan Roese #define CONFIG_ENV_SIZE 0x02000 108995b72ddSStefan Roese #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \ 109995b72ddSStefan Roese CONFIG_ENV_SECT_SIZE) 110995b72ddSStefan Roese #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 111995b72ddSStefan Roese 112995b72ddSStefan Roese /* Miscellaneous configurable options */ 113995b72ddSStefan Roese #define CONFIG_ARCH_CPU_INIT 114995b72ddSStefan Roese #define CONFIG_BOOT_PARAMS_ADDR 0x00000100 115995b72ddSStefan Roese #define CONFIG_CMDLINE_TAG 116995b72ddSStefan Roese #define CONFIG_SETUP_MEMORY_TAGS 117995b72ddSStefan Roese #define CONFIG_MISC_INIT_R 118995b72ddSStefan Roese #define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */ 119995b72ddSStefan Roese 120995b72ddSStefan Roese #define CONFIG_SYS_MEMTEST_START 0x00800000 121995b72ddSStefan Roese #define CONFIG_SYS_MEMTEST_END 0x04000000 122285e266bSStefan Roese #define CONFIG_SYS_MALLOC_LEN (8 << 20) 123995b72ddSStefan Roese #define CONFIG_SYS_LONGHELP 124995b72ddSStefan Roese #define CONFIG_CMDLINE_EDITING 125285e266bSStefan Roese #define CONFIG_AUTO_COMPLETE 126995b72ddSStefan Roese #define CONFIG_SYS_LOAD_ADDR 0x00800000 127995b72ddSStefan Roese 128995b72ddSStefan Roese /* Use last 2 lwords in internal SRAM for bootcounter */ 129995b72ddSStefan Roese #define CONFIG_BOOTCOUNT_LIMIT 1302fbdbda1SStefan Roese #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SRAM_BASE + \ 1312fbdbda1SStefan Roese CONFIG_SRAM_SIZE) 132995b72ddSStefan Roese 133995b72ddSStefan Roese #define CONFIG_HOSTNAME x600 134995b72ddSStefan Roese #define CONFIG_UBI_PART ubi0 135995b72ddSStefan Roese #define CONFIG_UBIFS_VOLUME rootfs 136995b72ddSStefan Roese 137995b72ddSStefan Roese #define MTDIDS_DEFAULT "nand0=nand" 138995b72ddSStefan Roese #define MTDPARTS_DEFAULT "mtdparts=nand:64M(ubi0),64M(ubi1)" 139995b72ddSStefan Roese 140995b72ddSStefan Roese #define CONFIG_EXTRA_ENV_SETTINGS \ 141995b72ddSStefan Roese "u-boot_addr=1000000\0" \ 1424a8c3f69SAnatolij Gustschin "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0" \ 143995b72ddSStefan Roese "load=tftp ${u-boot_addr} ${u-boot}\0" \ 1444a8c3f69SAnatolij Gustschin "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ 1454a8c3f69SAnatolij Gustschin " +${filesize};" \ 1464a8c3f69SAnatolij Gustschin "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \ 1474a8c3f69SAnatolij Gustschin "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \ 148995b72ddSStefan Roese " ${filesize};" \ 1494a8c3f69SAnatolij Gustschin "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \ 150995b72ddSStefan Roese " +${filesize}\0" \ 151995b72ddSStefan Roese "upd=run load update\0" \ 1524a8c3f69SAnatolij Gustschin "ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0" \ 1534a8c3f69SAnatolij Gustschin "part=" __stringify(CONFIG_UBI_PART) "\0" \ 1544a8c3f69SAnatolij Gustschin "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \ 155995b72ddSStefan Roese "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \ 156995b72ddSStefan Roese "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \ 157995b72ddSStefan Roese " ${filesize}\0" \ 158995b72ddSStefan Roese "upd_ubifs=run load_ubifs update_ubifs\0" \ 159995b72ddSStefan Roese "init_ubifs=nand erase.part ubi0;ubi part ${part};" \ 160995b72ddSStefan Roese "ubi create ${vol} 4000000\0" \ 161995b72ddSStefan Roese "netdev=eth0\0" \ 162995b72ddSStefan Roese "rootpath=/opt/eldk-4.2/arm\0" \ 163995b72ddSStefan Roese "nfsargs=setenv bootargs root=/dev/nfs rw " \ 164995b72ddSStefan Roese "nfsroot=${serverip}:${rootpath}\0" \ 165995b72ddSStefan Roese "ramargs=setenv bootargs root=/dev/ram rw\0" \ 166995b72ddSStefan Roese "boot_part=0\0" \ 167995b72ddSStefan Roese "altbootcmd=if test $boot_part -eq 0;then " \ 168995b72ddSStefan Roese "echo Switching to partition 1!;" \ 169995b72ddSStefan Roese "setenv boot_part 1;" \ 170995b72ddSStefan Roese "else; " \ 171995b72ddSStefan Roese "echo Switching to partition 0!;" \ 172995b72ddSStefan Roese "setenv boot_part 0;" \ 173995b72ddSStefan Roese "fi;" \ 174995b72ddSStefan Roese "saveenv;boot\0" \ 175995b72ddSStefan Roese "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \ 176995b72ddSStefan Roese "root=ubi0:rootfs rootfstype=ubifs\0" \ 1774a8c3f69SAnatolij Gustschin "kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \ 178995b72ddSStefan Roese "kernel_fs=/boot/uImage \0" \ 179995b72ddSStefan Roese "kernel_addr=1000000\0" \ 1804a8c3f69SAnatolij Gustschin "dtb=" __stringify(CONFIG_HOSTNAME) "/" \ 1814a8c3f69SAnatolij Gustschin __stringify(CONFIG_HOSTNAME) ".dtb\0" \ 1824a8c3f69SAnatolij Gustschin "dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0" \ 183995b72ddSStefan Roese "dtb_addr=1800000\0" \ 184995b72ddSStefan Roese "load_kernel=tftp ${kernel_addr} ${kernel}\0" \ 185995b72ddSStefan Roese "load_dtb=tftp ${dtb_addr} ${dtb}\0" \ 186995b72ddSStefan Roese "addip=setenv bootargs ${bootargs} " \ 187995b72ddSStefan Roese "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 188995b72ddSStefan Roese ":${hostname}:${netdev}:off panic=1\0" \ 189995b72ddSStefan Roese "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \ 190995b72ddSStefan Roese "${baudrate}\0" \ 191995b72ddSStefan Roese "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 192995b72ddSStefan Roese "net_nfs=run load_dtb load_kernel; " \ 193995b72ddSStefan Roese "run nfsargs addip addcon addmtd addmisc;" \ 194995b72ddSStefan Roese "bootm ${kernel_addr} - ${dtb_addr}\0" \ 195995b72ddSStefan Roese "mtdids=" MTDIDS_DEFAULT "\0" \ 196995b72ddSStefan Roese "mtdparts=" MTDPARTS_DEFAULT "\0" \ 197995b72ddSStefan Roese "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \ 198995b72ddSStefan Roese " addcon addmisc addmtd;" \ 199995b72ddSStefan Roese "bootm ${kernel_addr} - ${dtb_addr}\0" \ 200949a7710SJoe Hershberger "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \ 201995b72ddSStefan Roese "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \ 202995b72ddSStefan Roese "ubifsload ${dtb_addr} ${dtb_fs};\0" \ 203995b72ddSStefan Roese "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \ 204995b72ddSStefan Roese "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \ 205995b72ddSStefan Roese "bootcmd=run nand_ubifs\0" \ 206995b72ddSStefan Roese "\0" 207995b72ddSStefan Roese 208995b72ddSStefan Roese /* Physical Memory Map */ 209995b72ddSStefan Roese #define CONFIG_NR_DRAM_BANKS 1 210995b72ddSStefan Roese #define PHYS_SDRAM_1 0x00000000 211995b72ddSStefan Roese #define PHYS_SDRAM_1_MAXSIZE 0x40000000 212995b72ddSStefan Roese 213995b72ddSStefan Roese #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 2142fbdbda1SStefan Roese #define CONFIG_SRAM_BASE 0xd2800000 2152fbdbda1SStefan Roese /* Preserve the last 2 lwords for the boot-counter */ 2162fbdbda1SStefan Roese #define CONFIG_SRAM_SIZE ((8 << 10) - 0x8) 2172fbdbda1SStefan Roese #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SRAM_BASE 2182fbdbda1SStefan Roese #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SRAM_SIZE 219995b72ddSStefan Roese 220995b72ddSStefan Roese #define CONFIG_SYS_INIT_SP_OFFSET \ 221995b72ddSStefan Roese (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 222995b72ddSStefan Roese 223995b72ddSStefan Roese #define CONFIG_SYS_INIT_SP_ADDR \ 224995b72ddSStefan Roese (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 225995b72ddSStefan Roese 226995b72ddSStefan Roese /* 227995b72ddSStefan Roese * SPL related defines 228995b72ddSStefan Roese */ 229995b72ddSStefan Roese #define CONFIG_SPL_TEXT_BASE 0xd2800b00 2302fbdbda1SStefan Roese #define CONFIG_SPL_MAX_SIZE (CONFIG_SRAM_SIZE - 0xb00) 231995b72ddSStefan Roese #define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear" 232995b72ddSStefan Roese 2332fbdbda1SStefan Roese #define CONFIG_SPL_FRAMEWORK 234995b72ddSStefan Roese 235995b72ddSStefan Roese /* 236995b72ddSStefan Roese * Please select/define only one of the following 237995b72ddSStefan Roese * Each definition corresponds to a supported DDR chip. 238995b72ddSStefan Roese * DDR configuration is based on the following selection 239995b72ddSStefan Roese */ 240995b72ddSStefan Roese #define CONFIG_DDR_MT47H64M16 1 241995b72ddSStefan Roese #define CONFIG_DDR_MT47H32M16 0 242995b72ddSStefan Roese #define CONFIG_DDR_MT47H128M8 0 243995b72ddSStefan Roese 244995b72ddSStefan Roese /* 245995b72ddSStefan Roese * Synchronous/Asynchronous operation of DDR 246995b72ddSStefan Roese * 247995b72ddSStefan Roese * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation 248995b72ddSStefan Roese * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation 249995b72ddSStefan Roese * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation 250995b72ddSStefan Roese */ 251995b72ddSStefan Roese #define CONFIG_DDR_2HCLK 1 252995b72ddSStefan Roese #define CONFIG_DDR_HCLK 0 253995b72ddSStefan Roese #define CONFIG_DDR_PLL2 0 254995b72ddSStefan Roese 255995b72ddSStefan Roese /* 256995b72ddSStefan Roese * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported 257995b72ddSStefan Roese * or not. Modify/Add to only these macros to define new boot types 258995b72ddSStefan Roese */ 259995b72ddSStefan Roese #define USB_BOOT_SUPPORTED 0 260995b72ddSStefan Roese #define PCIE_BOOT_SUPPORTED 0 261995b72ddSStefan Roese #define SNOR_BOOT_SUPPORTED 1 262995b72ddSStefan Roese #define NAND_BOOT_SUPPORTED 1 263995b72ddSStefan Roese #define PNOR_BOOT_SUPPORTED 0 264995b72ddSStefan Roese #define TFTP_BOOT_SUPPORTED 0 265995b72ddSStefan Roese #define UART_BOOT_SUPPORTED 0 266995b72ddSStefan Roese #define SPI_BOOT_SUPPORTED 0 267995b72ddSStefan Roese #define I2C_BOOT_SUPPORTED 0 268995b72ddSStefan Roese #define MMC_BOOT_SUPPORTED 0 269995b72ddSStefan Roese 270995b72ddSStefan Roese #endif /* __CONFIG_H */ 271