112916829SDavid Feng /* 212916829SDavid Feng * Configuration for Versatile Express. Parts were derived from other ARM 312916829SDavid Feng * configurations. 412916829SDavid Feng * 512916829SDavid Feng * SPDX-License-Identifier: GPL-2.0+ 612916829SDavid Feng */ 712916829SDavid Feng 812916829SDavid Feng #ifndef __VEXPRESS_AEMV8A_H 912916829SDavid Feng #define __VEXPRESS_AEMV8A_H 1012916829SDavid Feng 11d280ea00SLinus Walleij /* We use generic board and device manager for v8 Versatile Express */ 1203ca6a39SLinus Walleij #define CONFIG_SYS_GENERIC_BOARD 1303ca6a39SLinus Walleij 14f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP 15261d2760SDarwin Rambo #ifndef CONFIG_SEMIHOSTING 16f91afc4dSLinus Walleij #error CONFIG_TARGET_VEXPRESS64_BASE_FVP requires CONFIG_SEMIHOSTING 17261d2760SDarwin Rambo #endif 18261d2760SDarwin Rambo #define CONFIG_ARMV8_SWITCH_TO_EL1 19261d2760SDarwin Rambo #endif 20261d2760SDarwin Rambo 2112916829SDavid Feng #define CONFIG_REMAKE_ELF 2212916829SDavid Feng 2312916829SDavid Feng #define CONFIG_SUPPORT_RAW_INITRD 2412916829SDavid Feng 2512916829SDavid Feng /* Cache Definitions */ 2612916829SDavid Feng #define CONFIG_SYS_DCACHE_OFF 2712916829SDavid Feng #define CONFIG_SYS_ICACHE_OFF 2812916829SDavid Feng 2912916829SDavid Feng #define CONFIG_IDENT_STRING " vexpress_aemv8a" 3012916829SDavid Feng #define CONFIG_BOOTP_VCI_STRING "U-boot.armv8.vexpress_aemv8a" 3112916829SDavid Feng 3212916829SDavid Feng /* Link Definitions */ 33*fc04b923SRyan Harkin #if defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP) || \ 34*fc04b923SRyan Harkin defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP_DRAM) 35261d2760SDarwin Rambo /* ATF loads u-boot here for BASE_FVP model */ 36261d2760SDarwin Rambo #define CONFIG_SYS_TEXT_BASE 0x88000000 37261d2760SDarwin Rambo #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x03f00000) 38ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO 39ffc10373SLinus Walleij #define CONFIG_SYS_TEXT_BASE 0xe0000000 40ffc10373SLinus Walleij #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x7fff0) 41261d2760SDarwin Rambo #else 4203314f0eSLinus Walleij #error "Unknown board variant" 43261d2760SDarwin Rambo #endif 4412916829SDavid Feng 450d3012afSRyan Harkin #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 460d3012afSRyan Harkin 4712916829SDavid Feng /* Flat Device Tree Definitions */ 4812916829SDavid Feng #define CONFIG_OF_LIBFDT 4912916829SDavid Feng 5012916829SDavid Feng /* CS register bases for the original memory map. */ 5112916829SDavid Feng #define V2M_PA_CS0 0x00000000 5212916829SDavid Feng #define V2M_PA_CS1 0x14000000 5312916829SDavid Feng #define V2M_PA_CS2 0x18000000 5412916829SDavid Feng #define V2M_PA_CS3 0x1c000000 5512916829SDavid Feng #define V2M_PA_CS4 0x0c000000 5612916829SDavid Feng #define V2M_PA_CS5 0x10000000 5712916829SDavid Feng 5812916829SDavid Feng #define V2M_PERIPH_OFFSET(x) (x << 16) 5912916829SDavid Feng #define V2M_SYSREGS (V2M_PA_CS3 + V2M_PERIPH_OFFSET(1)) 6012916829SDavid Feng #define V2M_SYSCTL (V2M_PA_CS3 + V2M_PERIPH_OFFSET(2)) 6112916829SDavid Feng #define V2M_SERIAL_BUS_PCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(3)) 6212916829SDavid Feng 6312916829SDavid Feng #define V2M_BASE 0x80000000 6412916829SDavid Feng 6512916829SDavid Feng /* Common peripherals relative to CS7. */ 6612916829SDavid Feng #define V2M_AACI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(4)) 6712916829SDavid Feng #define V2M_MMCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(5)) 6812916829SDavid Feng #define V2M_KMI0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(6)) 6912916829SDavid Feng #define V2M_KMI1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(7)) 7012916829SDavid Feng 71ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO 72ffc10373SLinus Walleij #define V2M_UART0 0x7ff80000 73ffc10373SLinus Walleij #define V2M_UART1 0x7ff70000 74ffc10373SLinus Walleij #else /* Not Juno */ 7512916829SDavid Feng #define V2M_UART0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(9)) 7612916829SDavid Feng #define V2M_UART1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(10)) 7712916829SDavid Feng #define V2M_UART2 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(11)) 7812916829SDavid Feng #define V2M_UART3 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(12)) 79ffc10373SLinus Walleij #endif 8012916829SDavid Feng 8112916829SDavid Feng #define V2M_WDT (V2M_PA_CS3 + V2M_PERIPH_OFFSET(15)) 8212916829SDavid Feng 8312916829SDavid Feng #define V2M_TIMER01 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(17)) 8412916829SDavid Feng #define V2M_TIMER23 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(18)) 8512916829SDavid Feng 8612916829SDavid Feng #define V2M_SERIAL_BUS_DVI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(22)) 8712916829SDavid Feng #define V2M_RTC (V2M_PA_CS3 + V2M_PERIPH_OFFSET(23)) 8812916829SDavid Feng 8912916829SDavid Feng #define V2M_CF (V2M_PA_CS3 + V2M_PERIPH_OFFSET(26)) 9012916829SDavid Feng 9112916829SDavid Feng #define V2M_CLCD (V2M_PA_CS3 + V2M_PERIPH_OFFSET(31)) 9212916829SDavid Feng 9312916829SDavid Feng /* System register offsets. */ 9412916829SDavid Feng #define V2M_SYS_CFGDATA (V2M_SYSREGS + 0x0a0) 9512916829SDavid Feng #define V2M_SYS_CFGCTRL (V2M_SYSREGS + 0x0a4) 9612916829SDavid Feng #define V2M_SYS_CFGSTAT (V2M_SYSREGS + 0x0a8) 9712916829SDavid Feng 9812916829SDavid Feng /* Generic Timer Definitions */ 9912916829SDavid Feng #define COUNTER_FREQUENCY (0x1800000) /* 24MHz */ 10012916829SDavid Feng 10112916829SDavid Feng /* Generic Interrupt Controller Definitions */ 102c71645adSDavid Feng #ifdef CONFIG_GICV3 103c71645adSDavid Feng #define GICD_BASE (0x2f000000) 104c71645adSDavid Feng #define GICR_BASE (0x2f100000) 105c71645adSDavid Feng #else 106261d2760SDarwin Rambo 107*fc04b923SRyan Harkin #if defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP) || \ 108*fc04b923SRyan Harkin defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP_DRAM) 109261d2760SDarwin Rambo #define GICD_BASE (0x2f000000) 110261d2760SDarwin Rambo #define GICC_BASE (0x2c000000) 111ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO 112ffc10373SLinus Walleij #define GICD_BASE (0x2C010000) 113ffc10373SLinus Walleij #define GICC_BASE (0x2C02f000) 114261d2760SDarwin Rambo #else 11503314f0eSLinus Walleij #error "Unknown board variant" 116c71645adSDavid Feng #endif 11703314f0eSLinus Walleij #endif /* !CONFIG_GICV3 */ 11812916829SDavid Feng 11912916829SDavid Feng /* Size of malloc() pool */ 1205bcae13eSTom Rini #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (8 << 20)) 12112916829SDavid Feng 122b31f9d7aSLinus Walleij /* Ethernet Configuration */ 123b31f9d7aSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO 124b31f9d7aSLinus Walleij /* The real hardware Versatile express uses SMSC9118 */ 125b31f9d7aSLinus Walleij #define CONFIG_SMC911X 1 126b31f9d7aSLinus Walleij #define CONFIG_SMC911X_32_BIT 1 127b31f9d7aSLinus Walleij #define CONFIG_SMC911X_BASE (0x018000000) 128b31f9d7aSLinus Walleij #else 129b31f9d7aSLinus Walleij /* The Vexpress64 simulators use SMSC91C111 */ 1303865ceb7SBhupesh Sharma #define CONFIG_SMC91111 1 1313865ceb7SBhupesh Sharma #define CONFIG_SMC91111_BASE (0x01A000000) 132b31f9d7aSLinus Walleij #endif 13312916829SDavid Feng 13412916829SDavid Feng /* PL011 Serial Configuration */ 135d280ea00SLinus Walleij #define CONFIG_BAUDRATE 115200 136d8bafe13SDavid Feng #define CONFIG_CONS_INDEX 0 137d280ea00SLinus Walleij #define CONFIG_PL01X_SERIAL 13812916829SDavid Feng #define CONFIG_PL011_SERIAL 139ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO 140ffc10373SLinus Walleij #define CONFIG_PL011_CLOCK 7273800 141ffc10373SLinus Walleij #else 14212916829SDavid Feng #define CONFIG_PL011_CLOCK 24000000 143ffc10373SLinus Walleij #endif 14412916829SDavid Feng 14512916829SDavid Feng /* Command line configuration */ 14612916829SDavid Feng #define CONFIG_MENU 14712916829SDavid Feng /*#define CONFIG_MENU_SHOW*/ 14812916829SDavid Feng #define CONFIG_CMD_CACHE 14967172528STom Rini #define CONFIG_CMD_BOOTI 15067172528STom Rini #define CONFIG_CMD_UNZIP 15112916829SDavid Feng #define CONFIG_CMD_DHCP 15212916829SDavid Feng #define CONFIG_CMD_PXE 15312916829SDavid Feng #define CONFIG_CMD_ENV 15412916829SDavid Feng #define CONFIG_CMD_MII 15512916829SDavid Feng #define CONFIG_CMD_PING 15612916829SDavid Feng #define CONFIG_CMD_FAT 15712916829SDavid Feng #define CONFIG_DOS_PARTITION 15812916829SDavid Feng 15912916829SDavid Feng /* BOOTP options */ 16012916829SDavid Feng #define CONFIG_BOOTP_BOOTFILESIZE 16112916829SDavid Feng #define CONFIG_BOOTP_BOOTPATH 16212916829SDavid Feng #define CONFIG_BOOTP_GATEWAY 16312916829SDavid Feng #define CONFIG_BOOTP_HOSTNAME 16412916829SDavid Feng #define CONFIG_BOOTP_PXE 16512916829SDavid Feng #define CONFIG_BOOTP_PXE_CLIENTARCH 0x100 16612916829SDavid Feng 16712916829SDavid Feng /* Miscellaneous configurable options */ 16812916829SDavid Feng #define CONFIG_SYS_LOAD_ADDR (V2M_BASE + 0x10000000) 16912916829SDavid Feng 17012916829SDavid Feng /* Physical Memory Map */ 17112916829SDavid Feng #define CONFIG_NR_DRAM_BANKS 1 17212916829SDavid Feng #define PHYS_SDRAM_1 (V2M_BASE) /* SDRAM Bank #1 */ 17330355708SLinus Walleij /* Top 16MB reserved for secure world use */ 17430355708SLinus Walleij #define DRAM_SEC_SIZE 0x01000000 17530355708SLinus Walleij #define PHYS_SDRAM_1_SIZE 0x80000000 - DRAM_SEC_SIZE 17612916829SDavid Feng #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 17712916829SDavid Feng 17830355708SLinus Walleij /* Enable memtest */ 17930355708SLinus Walleij #define CONFIG_CMD_MEMTEST 18030355708SLinus Walleij #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1 18130355708SLinus Walleij #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE) 18230355708SLinus Walleij 18312916829SDavid Feng /* Initial environment variables */ 18410d1491bSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO 18510d1491bSLinus Walleij /* 18610d1491bSLinus Walleij * Defines where the kernel and FDT exist in NOR flash and where it will 18710d1491bSLinus Walleij * be copied into DRAM 18810d1491bSLinus Walleij */ 18910d1491bSLinus Walleij #define CONFIG_EXTRA_ENV_SETTINGS \ 19010d1491bSLinus Walleij "kernel_name=Image\0" \ 19110d1491bSLinus Walleij "kernel_addr=0x80000000\0" \ 19210d1491bSLinus Walleij "fdt_name=juno\0" \ 19310d1491bSLinus Walleij "fdt_addr=0x83000000\0" \ 19410d1491bSLinus Walleij "fdt_high=0xffffffffffffffff\0" \ 19510d1491bSLinus Walleij "initrd_high=0xffffffffffffffff\0" \ 19610d1491bSLinus Walleij 19710d1491bSLinus Walleij /* Assume we boot with root on the first partition of a USB stick */ 19810d1491bSLinus Walleij #define CONFIG_BOOTARGS "console=ttyAMA0,115200n8 " \ 19910d1491bSLinus Walleij "root=/dev/sda1 rw " \ 20033665f7cSLinus Walleij "rootwait "\ 201c0ae9703SRyan Harkin "earlyprintk=pl011,0x7ff80000 debug "\ 202c0ae9703SRyan Harkin "user_debug=31 "\ 20310d1491bSLinus Walleij "loglevel=9" 20410d1491bSLinus Walleij 20510d1491bSLinus Walleij /* Copy the kernel and FDT to DRAM memory and boot */ 20610d1491bSLinus Walleij #define CONFIG_BOOTCOMMAND "afs load ${kernel_name} ${kernel_addr} ; " \ 20710d1491bSLinus Walleij "afs load ${fdt_name} ${fdt_addr} ; " \ 20810d1491bSLinus Walleij "fdt addr ${fdt_addr}; fdt resize; " \ 20910d1491bSLinus Walleij "booti ${kernel_addr} - ${fdt_addr}" 21010d1491bSLinus Walleij 21110d1491bSLinus Walleij #define CONFIG_BOOTDELAY 1 21210d1491bSLinus Walleij 21310d1491bSLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_BASE_FVP 21412916829SDavid Feng #define CONFIG_EXTRA_ENV_SETTINGS \ 2151fd0f92eSLinus Walleij "kernel_name=Image\0" \ 21649995ffeSLinus Walleij "kernel_addr=0x80000000\0" \ 217261d2760SDarwin Rambo "initrd_name=ramdisk.img\0" \ 21849995ffeSLinus Walleij "initrd_addr=0x88000000\0" \ 219261d2760SDarwin Rambo "fdt_name=devtree.dtb\0" \ 22049995ffeSLinus Walleij "fdt_addr=0x83000000\0" \ 221261d2760SDarwin Rambo "fdt_high=0xffffffffffffffff\0" \ 222261d2760SDarwin Rambo "initrd_high=0xffffffffffffffff\0" 223261d2760SDarwin Rambo 224261d2760SDarwin Rambo #define CONFIG_BOOTARGS "console=ttyAMA0 earlyprintk=pl011,"\ 225261d2760SDarwin Rambo "0x1c090000 debug user_debug=31 "\ 226261d2760SDarwin Rambo "loglevel=9" 227261d2760SDarwin Rambo 22849995ffeSLinus Walleij #define CONFIG_BOOTCOMMAND "smhload ${kernel_name} ${kernel_addr}; " \ 2291fd0f92eSLinus Walleij "smhload ${fdt_name} ${fdt_addr}; " \ 230c0ae9703SRyan Harkin "smhload ${initrd_name} ${initrd_addr} "\ 231c0ae9703SRyan Harkin "initrd_end; " \ 2321fd0f92eSLinus Walleij "fdt addr ${fdt_addr}; fdt resize; " \ 2331fd0f92eSLinus Walleij "fdt chosen ${initrd_addr} ${initrd_end}; " \ 2341fd0f92eSLinus Walleij "booti $kernel_addr - $fdt_addr" 235261d2760SDarwin Rambo 236261d2760SDarwin Rambo #define CONFIG_BOOTDELAY 1 237261d2760SDarwin Rambo 238*fc04b923SRyan Harkin #elif CONFIG_TARGET_VEXPRESS64_BASE_FVP_DRAM 239*fc04b923SRyan Harkin #define CONFIG_EXTRA_ENV_SETTINGS \ 240*fc04b923SRyan Harkin "kernel_addr=0x80080000\0" \ 241*fc04b923SRyan Harkin "initrd_addr=0x84000000\0" \ 242*fc04b923SRyan Harkin "fdt_addr=0x83000000\0" \ 243*fc04b923SRyan Harkin "fdt_high=0xffffffffffffffff\0" \ 244*fc04b923SRyan Harkin "initrd_high=0xffffffffffffffff\0" 245*fc04b923SRyan Harkin 246*fc04b923SRyan Harkin #define CONFIG_BOOTARGS "console=ttyAMA0 earlyprintk=pl011,"\ 247*fc04b923SRyan Harkin "0x1c090000 debug user_debug=31 "\ 248*fc04b923SRyan Harkin "androidboot.hardware=fvpbase "\ 249*fc04b923SRyan Harkin "root=/dev/vda2 rw "\ 250*fc04b923SRyan Harkin "rootwait "\ 251*fc04b923SRyan Harkin "loglevel=9" 252*fc04b923SRyan Harkin 253*fc04b923SRyan Harkin #define CONFIG_BOOTCOMMAND "booti $kernel_addr $initrd_addr $fdt_addr" 254*fc04b923SRyan Harkin 255*fc04b923SRyan Harkin #define CONFIG_BOOTDELAY 1 256*fc04b923SRyan Harkin 257261d2760SDarwin Rambo #else 25803314f0eSLinus Walleij #error "Unknown board variant" 259261d2760SDarwin Rambo #endif 26012916829SDavid Feng 26112916829SDavid Feng /* Do not preserve environment */ 26212916829SDavid Feng #define CONFIG_ENV_IS_NOWHERE 1 26312916829SDavid Feng #define CONFIG_ENV_SIZE 0x1000 26412916829SDavid Feng 26512916829SDavid Feng /* Monitor Command Prompt */ 26612916829SDavid Feng #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 26712916829SDavid Feng #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 26812916829SDavid Feng sizeof(CONFIG_SYS_PROMPT) + 16) 26912916829SDavid Feng #define CONFIG_SYS_HUSH_PARSER 27012916829SDavid Feng #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 27112916829SDavid Feng #define CONFIG_SYS_LONGHELP 2725bcae13eSTom Rini #define CONFIG_CMDLINE_EDITING 27312916829SDavid Feng #define CONFIG_SYS_MAXARGS 64 /* max command args */ 27412916829SDavid Feng 27514f264e6SLinus Walleij /* Flash memory is available on the Juno board only */ 27614f264e6SLinus Walleij #ifndef CONFIG_TARGET_VEXPRESS64_JUNO 27714f264e6SLinus Walleij #define CONFIG_SYS_NO_FLASH 27814f264e6SLinus Walleij #else 27910d1491bSLinus Walleij #define CONFIG_CMD_ARMFLASH 28014f264e6SLinus Walleij #define CONFIG_SYS_FLASH_CFI 1 28114f264e6SLinus Walleij #define CONFIG_FLASH_CFI_DRIVER 1 282f19f389fSRyan Harkin #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT 28314f264e6SLinus Walleij #define CONFIG_SYS_FLASH_BASE 0x08000000 28414f264e6SLinus Walleij #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MiB */ 28514f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_BANKS 2 28614f264e6SLinus Walleij 28714f264e6SLinus Walleij /* Timeout values in ticks */ 28814f264e6SLinus Walleij #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Erase Timeout */ 28914f264e6SLinus Walleij #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Write Timeout */ 29014f264e6SLinus Walleij 29114f264e6SLinus Walleij /* 255 0x40000 sectors + first or last sector may have 4 erase regions = 259 */ 29214f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_SECT 259 /* Max sectors */ 29314f264e6SLinus Walleij #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */ 29414f264e6SLinus Walleij #define CONFIG_SYS_FLASH_PROTECTION /* The devices have real protection */ 29514f264e6SLinus Walleij #define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */ 29614f264e6SLinus Walleij 29714f264e6SLinus Walleij #endif 29814f264e6SLinus Walleij 29912916829SDavid Feng #endif /* __VEXPRESS_AEMV8A_H */ 300