xref: /rk3399_rockchip-uboot/include/configs/vexpress_aemv8a.h (revision 303557089f3db253eaec6f38dece204fd154b6ac)
112916829SDavid Feng /*
212916829SDavid Feng  * Configuration for Versatile Express. Parts were derived from other ARM
312916829SDavid Feng  *   configurations.
412916829SDavid Feng  *
512916829SDavid Feng  * SPDX-License-Identifier:	GPL-2.0+
612916829SDavid Feng  */
712916829SDavid Feng 
812916829SDavid Feng #ifndef __VEXPRESS_AEMV8A_H
912916829SDavid Feng #define __VEXPRESS_AEMV8A_H
1012916829SDavid Feng 
11d280ea00SLinus Walleij /* We use generic board and device manager for v8 Versatile Express */
1203ca6a39SLinus Walleij #define CONFIG_SYS_GENERIC_BOARD
13d280ea00SLinus Walleij #define CONFIG_DM
1403ca6a39SLinus Walleij 
15f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
16261d2760SDarwin Rambo #ifndef CONFIG_SEMIHOSTING
17f91afc4dSLinus Walleij #error CONFIG_TARGET_VEXPRESS64_BASE_FVP requires CONFIG_SEMIHOSTING
18261d2760SDarwin Rambo #endif
19261d2760SDarwin Rambo #define CONFIG_ARMV8_SWITCH_TO_EL1
20261d2760SDarwin Rambo #endif
21261d2760SDarwin Rambo 
2212916829SDavid Feng #define CONFIG_REMAKE_ELF
2312916829SDavid Feng 
2412916829SDavid Feng #define CONFIG_SUPPORT_RAW_INITRD
2512916829SDavid Feng 
2612916829SDavid Feng /* Cache Definitions */
2712916829SDavid Feng #define CONFIG_SYS_DCACHE_OFF
2812916829SDavid Feng #define CONFIG_SYS_ICACHE_OFF
2912916829SDavid Feng 
3012916829SDavid Feng #define CONFIG_IDENT_STRING		" vexpress_aemv8a"
3112916829SDavid Feng #define CONFIG_BOOTP_VCI_STRING		"U-boot.armv8.vexpress_aemv8a"
3212916829SDavid Feng 
3312916829SDavid Feng /* Link Definitions */
34f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
35261d2760SDarwin Rambo /* ATF loads u-boot here for BASE_FVP model */
36261d2760SDarwin Rambo #define CONFIG_SYS_TEXT_BASE		0x88000000
37261d2760SDarwin Rambo #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x03f00000)
38ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO
39ffc10373SLinus Walleij #define CONFIG_SYS_TEXT_BASE		0xe0000000
40ffc10373SLinus Walleij #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
41261d2760SDarwin Rambo #else
4203314f0eSLinus Walleij #error "Unknown board variant"
43261d2760SDarwin Rambo #endif
4412916829SDavid Feng 
4512916829SDavid Feng /* Flat Device Tree Definitions */
4612916829SDavid Feng #define CONFIG_OF_LIBFDT
4712916829SDavid Feng 
4812916829SDavid Feng /* CS register bases for the original memory map. */
4912916829SDavid Feng #define V2M_PA_CS0			0x00000000
5012916829SDavid Feng #define V2M_PA_CS1			0x14000000
5112916829SDavid Feng #define V2M_PA_CS2			0x18000000
5212916829SDavid Feng #define V2M_PA_CS3			0x1c000000
5312916829SDavid Feng #define V2M_PA_CS4			0x0c000000
5412916829SDavid Feng #define V2M_PA_CS5			0x10000000
5512916829SDavid Feng 
5612916829SDavid Feng #define V2M_PERIPH_OFFSET(x)		(x << 16)
5712916829SDavid Feng #define V2M_SYSREGS			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(1))
5812916829SDavid Feng #define V2M_SYSCTL			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(2))
5912916829SDavid Feng #define V2M_SERIAL_BUS_PCI		(V2M_PA_CS3 + V2M_PERIPH_OFFSET(3))
6012916829SDavid Feng 
6112916829SDavid Feng #define V2M_BASE			0x80000000
6212916829SDavid Feng 
6312916829SDavid Feng /* Common peripherals relative to CS7. */
6412916829SDavid Feng #define V2M_AACI			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(4))
6512916829SDavid Feng #define V2M_MMCI			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(5))
6612916829SDavid Feng #define V2M_KMI0			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(6))
6712916829SDavid Feng #define V2M_KMI1			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(7))
6812916829SDavid Feng 
69ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
70ffc10373SLinus Walleij #define V2M_UART0			0x7ff80000
71ffc10373SLinus Walleij #define V2M_UART1			0x7ff70000
72ffc10373SLinus Walleij #else /* Not Juno */
7312916829SDavid Feng #define V2M_UART0			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(9))
7412916829SDavid Feng #define V2M_UART1			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(10))
7512916829SDavid Feng #define V2M_UART2			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(11))
7612916829SDavid Feng #define V2M_UART3			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(12))
77ffc10373SLinus Walleij #endif
7812916829SDavid Feng 
7912916829SDavid Feng #define V2M_WDT				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(15))
8012916829SDavid Feng 
8112916829SDavid Feng #define V2M_TIMER01			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(17))
8212916829SDavid Feng #define V2M_TIMER23			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(18))
8312916829SDavid Feng 
8412916829SDavid Feng #define V2M_SERIAL_BUS_DVI		(V2M_PA_CS3 + V2M_PERIPH_OFFSET(22))
8512916829SDavid Feng #define V2M_RTC				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(23))
8612916829SDavid Feng 
8712916829SDavid Feng #define V2M_CF				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(26))
8812916829SDavid Feng 
8912916829SDavid Feng #define V2M_CLCD			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(31))
9012916829SDavid Feng 
9112916829SDavid Feng /* System register offsets. */
9212916829SDavid Feng #define V2M_SYS_CFGDATA			(V2M_SYSREGS + 0x0a0)
9312916829SDavid Feng #define V2M_SYS_CFGCTRL			(V2M_SYSREGS + 0x0a4)
9412916829SDavid Feng #define V2M_SYS_CFGSTAT			(V2M_SYSREGS + 0x0a8)
9512916829SDavid Feng 
9612916829SDavid Feng /* Generic Timer Definitions */
9712916829SDavid Feng #define COUNTER_FREQUENCY		(0x1800000)	/* 24MHz */
9812916829SDavid Feng 
9912916829SDavid Feng /* Generic Interrupt Controller Definitions */
100c71645adSDavid Feng #ifdef CONFIG_GICV3
101c71645adSDavid Feng #define GICD_BASE			(0x2f000000)
102c71645adSDavid Feng #define GICR_BASE			(0x2f100000)
103c71645adSDavid Feng #else
104261d2760SDarwin Rambo 
105f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
106261d2760SDarwin Rambo #define GICD_BASE			(0x2f000000)
107261d2760SDarwin Rambo #define GICC_BASE			(0x2c000000)
108ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO
109ffc10373SLinus Walleij #define GICD_BASE			(0x2C010000)
110ffc10373SLinus Walleij #define GICC_BASE			(0x2C02f000)
111261d2760SDarwin Rambo #else
11203314f0eSLinus Walleij #error "Unknown board variant"
113c71645adSDavid Feng #endif
11403314f0eSLinus Walleij #endif /* !CONFIG_GICV3 */
11512916829SDavid Feng 
11612916829SDavid Feng /* Size of malloc() pool */
117d8bafe13SDavid Feng #define CONFIG_SYS_MALLOC_F_LEN		0x2000
1185bcae13eSTom Rini #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (8 << 20))
11912916829SDavid Feng 
120b31f9d7aSLinus Walleij /* Ethernet Configuration */
121b31f9d7aSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
122b31f9d7aSLinus Walleij /* The real hardware Versatile express uses SMSC9118 */
123b31f9d7aSLinus Walleij #define CONFIG_SMC911X			1
124b31f9d7aSLinus Walleij #define CONFIG_SMC911X_32_BIT		1
125b31f9d7aSLinus Walleij #define CONFIG_SMC911X_BASE		(0x018000000)
126b31f9d7aSLinus Walleij #else
127b31f9d7aSLinus Walleij /* The Vexpress64 simulators use SMSC91C111 */
1283865ceb7SBhupesh Sharma #define CONFIG_SMC91111			1
1293865ceb7SBhupesh Sharma #define CONFIG_SMC91111_BASE		(0x01A000000)
130b31f9d7aSLinus Walleij #endif
13112916829SDavid Feng 
13212916829SDavid Feng /* PL011 Serial Configuration */
133d8bafe13SDavid Feng #define CONFIG_DM_SERIAL
134d280ea00SLinus Walleij #define CONFIG_BAUDRATE			115200
135d8bafe13SDavid Feng #define CONFIG_CONS_INDEX		0
136d280ea00SLinus Walleij #define CONFIG_PL01X_SERIAL
13712916829SDavid Feng #define CONFIG_PL011_SERIAL
138ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
139ffc10373SLinus Walleij #define CONFIG_PL011_CLOCK		7273800
140ffc10373SLinus Walleij #else
14112916829SDavid Feng #define CONFIG_PL011_CLOCK		24000000
142ffc10373SLinus Walleij #endif
14312916829SDavid Feng 
14412916829SDavid Feng /* Command line configuration */
14512916829SDavid Feng #define CONFIG_MENU
14612916829SDavid Feng /*#define CONFIG_MENU_SHOW*/
14712916829SDavid Feng #define CONFIG_CMD_CACHE
14812916829SDavid Feng #define CONFIG_CMD_BDI
14967172528STom Rini #define CONFIG_CMD_BOOTI
15067172528STom Rini #define CONFIG_CMD_UNZIP
15112916829SDavid Feng #define CONFIG_CMD_DHCP
15212916829SDavid Feng #define CONFIG_CMD_PXE
15312916829SDavid Feng #define CONFIG_CMD_ENV
15412916829SDavid Feng #define CONFIG_CMD_IMI
155ffc10373SLinus Walleij #define CONFIG_CMD_LOADB
15612916829SDavid Feng #define CONFIG_CMD_MEMORY
15712916829SDavid Feng #define CONFIG_CMD_MII
15812916829SDavid Feng #define CONFIG_CMD_NET
15912916829SDavid Feng #define CONFIG_CMD_PING
16012916829SDavid Feng #define CONFIG_CMD_SAVEENV
16112916829SDavid Feng #define CONFIG_CMD_RUN
16212916829SDavid Feng #define CONFIG_CMD_BOOTD
16312916829SDavid Feng #define CONFIG_CMD_ECHO
16412916829SDavid Feng #define CONFIG_CMD_SOURCE
16512916829SDavid Feng #define CONFIG_CMD_FAT
16612916829SDavid Feng #define CONFIG_DOS_PARTITION
16712916829SDavid Feng 
16812916829SDavid Feng /* BOOTP options */
16912916829SDavid Feng #define CONFIG_BOOTP_BOOTFILESIZE
17012916829SDavid Feng #define CONFIG_BOOTP_BOOTPATH
17112916829SDavid Feng #define CONFIG_BOOTP_GATEWAY
17212916829SDavid Feng #define CONFIG_BOOTP_HOSTNAME
17312916829SDavid Feng #define CONFIG_BOOTP_PXE
17412916829SDavid Feng #define CONFIG_BOOTP_PXE_CLIENTARCH	0x100
17512916829SDavid Feng 
17612916829SDavid Feng /* Miscellaneous configurable options */
17712916829SDavid Feng #define CONFIG_SYS_LOAD_ADDR		(V2M_BASE + 0x10000000)
17812916829SDavid Feng 
17912916829SDavid Feng /* Physical Memory Map */
18012916829SDavid Feng #define CONFIG_NR_DRAM_BANKS		1
18112916829SDavid Feng #define PHYS_SDRAM_1			(V2M_BASE)	/* SDRAM Bank #1 */
182*30355708SLinus Walleij /* Top 16MB reserved for secure world use */
183*30355708SLinus Walleij #define DRAM_SEC_SIZE		0x01000000
184*30355708SLinus Walleij #define PHYS_SDRAM_1_SIZE	0x80000000 - DRAM_SEC_SIZE
18512916829SDavid Feng #define CONFIG_SYS_SDRAM_BASE	PHYS_SDRAM_1
18612916829SDavid Feng 
187*30355708SLinus Walleij /* Enable memtest */
188*30355708SLinus Walleij #define CONFIG_CMD_MEMTEST
189*30355708SLinus Walleij #define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM_1
190*30355708SLinus Walleij #define CONFIG_SYS_MEMTEST_END		(PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE)
191*30355708SLinus Walleij 
19212916829SDavid Feng /* Initial environment variables */
19310d1491bSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
19410d1491bSLinus Walleij /*
19510d1491bSLinus Walleij  * Defines where the kernel and FDT exist in NOR flash and where it will
19610d1491bSLinus Walleij  * be copied into DRAM
19710d1491bSLinus Walleij  */
19810d1491bSLinus Walleij #define CONFIG_EXTRA_ENV_SETTINGS	\
19910d1491bSLinus Walleij 				"kernel_name=Image\0"	\
20010d1491bSLinus Walleij 				"kernel_addr=0x80000000\0" \
20110d1491bSLinus Walleij 				"fdt_name=juno\0" \
20210d1491bSLinus Walleij 				"fdt_addr=0x83000000\0" \
20310d1491bSLinus Walleij 				"fdt_high=0xffffffffffffffff\0" \
20410d1491bSLinus Walleij 				"initrd_high=0xffffffffffffffff\0" \
20510d1491bSLinus Walleij 
20610d1491bSLinus Walleij /* Assume we boot with root on the first partition of a USB stick */
20710d1491bSLinus Walleij #define CONFIG_BOOTARGS		"console=ttyAMA0,115200n8 " \
20810d1491bSLinus Walleij 				"root=/dev/sda1 rw " \
20910d1491bSLinus Walleij 				"earlyprintk=pl011,0x7ff80000 debug user_debug=31 "\
21010d1491bSLinus Walleij 				"loglevel=9"
21110d1491bSLinus Walleij 
21210d1491bSLinus Walleij /* Copy the kernel and FDT to DRAM memory and boot */
21310d1491bSLinus Walleij #define CONFIG_BOOTCOMMAND	"afs load ${kernel_name} ${kernel_addr} ; " \
21410d1491bSLinus Walleij 				"afs load  ${fdt_name} ${fdt_addr} ; " \
21510d1491bSLinus Walleij 				"fdt addr ${fdt_addr}; fdt resize; " \
21610d1491bSLinus Walleij 				"booti ${kernel_addr} - ${fdt_addr}"
21710d1491bSLinus Walleij 
21810d1491bSLinus Walleij #define CONFIG_BOOTDELAY		1
21910d1491bSLinus Walleij 
22010d1491bSLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_BASE_FVP
22112916829SDavid Feng #define CONFIG_EXTRA_ENV_SETTINGS	\
222261d2760SDarwin Rambo 				"kernel_name=uImage\0"		\
22349995ffeSLinus Walleij 				"kernel_addr=0x80000000\0"	\
224261d2760SDarwin Rambo 				"initrd_name=ramdisk.img\0"	\
22549995ffeSLinus Walleij 				"initrd_addr=0x88000000\0"	\
226261d2760SDarwin Rambo 				"fdt_name=devtree.dtb\0"	\
22749995ffeSLinus Walleij 				"fdt_addr=0x83000000\0"		\
228261d2760SDarwin Rambo 				"fdt_high=0xffffffffffffffff\0"	\
229261d2760SDarwin Rambo 				"initrd_high=0xffffffffffffffff\0"
230261d2760SDarwin Rambo 
231261d2760SDarwin Rambo #define CONFIG_BOOTARGS		"console=ttyAMA0 earlyprintk=pl011,"\
232261d2760SDarwin Rambo 				"0x1c090000 debug user_debug=31 "\
233261d2760SDarwin Rambo 				"loglevel=9"
234261d2760SDarwin Rambo 
23549995ffeSLinus Walleij #define CONFIG_BOOTCOMMAND	"smhload ${kernel_name} ${kernel_addr}; " \
23649995ffeSLinus Walleij 				"smhload ${fdt_name} $fdt_addr; " \
23749995ffeSLinus Walleij 				"smhload ${initrd_name} $initrd_addr initrd_end; " \
23849995ffeSLinus Walleij 				"fdt addr $fdt_addr; fdt resize; " \
23949995ffeSLinus Walleij 				"fdt chosen $initrd_addr $initrd_end; " \
24049995ffeSLinus Walleij 				"bootm $kernel_addr - $fdt_addr"
241261d2760SDarwin Rambo 
242261d2760SDarwin Rambo #define CONFIG_BOOTDELAY		1
243261d2760SDarwin Rambo 
244261d2760SDarwin Rambo #else
24503314f0eSLinus Walleij #error "Unknown board variant"
246261d2760SDarwin Rambo #endif
24712916829SDavid Feng 
24812916829SDavid Feng /* Do not preserve environment */
24912916829SDavid Feng #define CONFIG_ENV_IS_NOWHERE		1
25012916829SDavid Feng #define CONFIG_ENV_SIZE			0x1000
25112916829SDavid Feng 
25212916829SDavid Feng /* Monitor Command Prompt */
25312916829SDavid Feng #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
25412916829SDavid Feng #define CONFIG_SYS_PROMPT		"VExpress64# "
25512916829SDavid Feng #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
25612916829SDavid Feng 					sizeof(CONFIG_SYS_PROMPT) + 16)
25712916829SDavid Feng #define CONFIG_SYS_HUSH_PARSER
25812916829SDavid Feng #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
25912916829SDavid Feng #define CONFIG_SYS_LONGHELP
2605bcae13eSTom Rini #define CONFIG_CMDLINE_EDITING
26112916829SDavid Feng #define CONFIG_SYS_MAXARGS		64	/* max command args */
26212916829SDavid Feng 
26314f264e6SLinus Walleij /* Flash memory is available on the Juno board only */
26414f264e6SLinus Walleij #ifndef CONFIG_TARGET_VEXPRESS64_JUNO
26514f264e6SLinus Walleij #define CONFIG_SYS_NO_FLASH
26614f264e6SLinus Walleij #else
26714f264e6SLinus Walleij #define CONFIG_CMD_FLASH
26810d1491bSLinus Walleij #define CONFIG_CMD_ARMFLASH
26914f264e6SLinus Walleij #define CONFIG_SYS_FLASH_CFI		1
27014f264e6SLinus Walleij #define CONFIG_FLASH_CFI_DRIVER		1
271f19f389fSRyan Harkin #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_32BIT
27214f264e6SLinus Walleij #define CONFIG_SYS_FLASH_BASE		0x08000000
27314f264e6SLinus Walleij #define CONFIG_SYS_FLASH_SIZE		0x04000000 /* 64 MiB */
27414f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_BANKS	2
27514f264e6SLinus Walleij 
27614f264e6SLinus Walleij /* Timeout values in ticks */
27714f264e6SLinus Walleij #define CONFIG_SYS_FLASH_ERASE_TOUT	(2 * CONFIG_SYS_HZ) /* Erase Timeout */
27814f264e6SLinus Walleij #define CONFIG_SYS_FLASH_WRITE_TOUT	(2 * CONFIG_SYS_HZ) /* Write Timeout */
27914f264e6SLinus Walleij 
28014f264e6SLinus Walleij /* 255 0x40000 sectors + first or last sector may have 4 erase regions = 259 */
28114f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_SECT	259		/* Max sectors */
28214f264e6SLinus Walleij #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */
28314f264e6SLinus Walleij #define CONFIG_SYS_FLASH_PROTECTION	/* The devices have real protection */
28414f264e6SLinus Walleij #define CONFIG_SYS_FLASH_EMPTY_INFO	/* flinfo indicates empty blocks */
28514f264e6SLinus Walleij 
28614f264e6SLinus Walleij #endif
28714f264e6SLinus Walleij 
28812916829SDavid Feng #endif /* __VEXPRESS_AEMV8A_H */
289