xref: /rk3399_rockchip-uboot/include/configs/vexpress_aemv8a.h (revision 14f264e6fdce3cccae4e3816252b7a8bb3c7dd9f)
112916829SDavid Feng /*
212916829SDavid Feng  * Configuration for Versatile Express. Parts were derived from other ARM
312916829SDavid Feng  *   configurations.
412916829SDavid Feng  *
512916829SDavid Feng  * SPDX-License-Identifier:	GPL-2.0+
612916829SDavid Feng  */
712916829SDavid Feng 
812916829SDavid Feng #ifndef __VEXPRESS_AEMV8A_H
912916829SDavid Feng #define __VEXPRESS_AEMV8A_H
1012916829SDavid Feng 
1103ca6a39SLinus Walleij /* We use generic board for v8 Versatile Express */
1203ca6a39SLinus Walleij #define CONFIG_SYS_GENERIC_BOARD
1303ca6a39SLinus Walleij 
14f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
15261d2760SDarwin Rambo #ifndef CONFIG_SEMIHOSTING
16f91afc4dSLinus Walleij #error CONFIG_TARGET_VEXPRESS64_BASE_FVP requires CONFIG_SEMIHOSTING
17261d2760SDarwin Rambo #endif
18261d2760SDarwin Rambo #define CONFIG_BOARD_LATE_INIT
19261d2760SDarwin Rambo #define CONFIG_ARMV8_SWITCH_TO_EL1
20261d2760SDarwin Rambo #endif
21261d2760SDarwin Rambo 
2212916829SDavid Feng #define CONFIG_REMAKE_ELF
2312916829SDavid Feng 
24ffc10373SLinus Walleij #if !defined(CONFIG_TARGET_VEXPRESS64_BASE_FVP) && \
25ffc10373SLinus Walleij     !defined(CONFIG_TARGET_VEXPRESS64_JUNO)
26f91afc4dSLinus Walleij /* Base FVP and Juno not using GICv3 yet */
27c71645adSDavid Feng #define CONFIG_GICV3
28261d2760SDarwin Rambo #endif
29c71645adSDavid Feng 
3012916829SDavid Feng /*#define CONFIG_ARMV8_SWITCH_TO_EL1*/
3112916829SDavid Feng 
3212916829SDavid Feng #define CONFIG_SUPPORT_RAW_INITRD
3312916829SDavid Feng 
3412916829SDavid Feng /* Cache Definitions */
3512916829SDavid Feng #define CONFIG_SYS_DCACHE_OFF
3612916829SDavid Feng #define CONFIG_SYS_ICACHE_OFF
3712916829SDavid Feng 
3812916829SDavid Feng #define CONFIG_IDENT_STRING		" vexpress_aemv8a"
3912916829SDavid Feng #define CONFIG_BOOTP_VCI_STRING		"U-boot.armv8.vexpress_aemv8a"
4012916829SDavid Feng 
4112916829SDavid Feng /* Link Definitions */
42f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
43261d2760SDarwin Rambo /* ATF loads u-boot here for BASE_FVP model */
44261d2760SDarwin Rambo #define CONFIG_SYS_TEXT_BASE		0x88000000
45261d2760SDarwin Rambo #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x03f00000)
46ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO
47ffc10373SLinus Walleij #define CONFIG_SYS_TEXT_BASE		0xe0000000
48ffc10373SLinus Walleij #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
49261d2760SDarwin Rambo #else
5012916829SDavid Feng #define CONFIG_SYS_TEXT_BASE		0x80000000
5112916829SDavid Feng #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
52261d2760SDarwin Rambo #endif
5312916829SDavid Feng 
5412916829SDavid Feng /* Flat Device Tree Definitions */
5512916829SDavid Feng #define CONFIG_OF_LIBFDT
5612916829SDavid Feng 
5712916829SDavid Feng /* SMP Spin Table Definitions */
58f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
59261d2760SDarwin Rambo #define CPU_RELEASE_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x03f00000)
60261d2760SDarwin Rambo #else
6112916829SDavid Feng #define CPU_RELEASE_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x7fff0)
62261d2760SDarwin Rambo #endif
6312916829SDavid Feng 
6412916829SDavid Feng /* CS register bases for the original memory map. */
6512916829SDavid Feng #define V2M_PA_CS0			0x00000000
6612916829SDavid Feng #define V2M_PA_CS1			0x14000000
6712916829SDavid Feng #define V2M_PA_CS2			0x18000000
6812916829SDavid Feng #define V2M_PA_CS3			0x1c000000
6912916829SDavid Feng #define V2M_PA_CS4			0x0c000000
7012916829SDavid Feng #define V2M_PA_CS5			0x10000000
7112916829SDavid Feng 
7212916829SDavid Feng #define V2M_PERIPH_OFFSET(x)		(x << 16)
7312916829SDavid Feng #define V2M_SYSREGS			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(1))
7412916829SDavid Feng #define V2M_SYSCTL			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(2))
7512916829SDavid Feng #define V2M_SERIAL_BUS_PCI		(V2M_PA_CS3 + V2M_PERIPH_OFFSET(3))
7612916829SDavid Feng 
7712916829SDavid Feng #define V2M_BASE			0x80000000
7812916829SDavid Feng 
7912916829SDavid Feng /* Common peripherals relative to CS7. */
8012916829SDavid Feng #define V2M_AACI			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(4))
8112916829SDavid Feng #define V2M_MMCI			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(5))
8212916829SDavid Feng #define V2M_KMI0			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(6))
8312916829SDavid Feng #define V2M_KMI1			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(7))
8412916829SDavid Feng 
85ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
86ffc10373SLinus Walleij #define V2M_UART0			0x7ff80000
87ffc10373SLinus Walleij #define V2M_UART1			0x7ff70000
88ffc10373SLinus Walleij #else /* Not Juno */
8912916829SDavid Feng #define V2M_UART0			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(9))
9012916829SDavid Feng #define V2M_UART1			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(10))
9112916829SDavid Feng #define V2M_UART2			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(11))
9212916829SDavid Feng #define V2M_UART3			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(12))
93ffc10373SLinus Walleij #endif
9412916829SDavid Feng 
9512916829SDavid Feng #define V2M_WDT				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(15))
9612916829SDavid Feng 
9712916829SDavid Feng #define V2M_TIMER01			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(17))
9812916829SDavid Feng #define V2M_TIMER23			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(18))
9912916829SDavid Feng 
10012916829SDavid Feng #define V2M_SERIAL_BUS_DVI		(V2M_PA_CS3 + V2M_PERIPH_OFFSET(22))
10112916829SDavid Feng #define V2M_RTC				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(23))
10212916829SDavid Feng 
10312916829SDavid Feng #define V2M_CF				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(26))
10412916829SDavid Feng 
10512916829SDavid Feng #define V2M_CLCD			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(31))
10612916829SDavid Feng 
10712916829SDavid Feng /* System register offsets. */
10812916829SDavid Feng #define V2M_SYS_CFGDATA			(V2M_SYSREGS + 0x0a0)
10912916829SDavid Feng #define V2M_SYS_CFGCTRL			(V2M_SYSREGS + 0x0a4)
11012916829SDavid Feng #define V2M_SYS_CFGSTAT			(V2M_SYSREGS + 0x0a8)
11112916829SDavid Feng 
11212916829SDavid Feng /* Generic Timer Definitions */
11312916829SDavid Feng #define COUNTER_FREQUENCY		(0x1800000)	/* 24MHz */
11412916829SDavid Feng 
11512916829SDavid Feng /* Generic Interrupt Controller Definitions */
116c71645adSDavid Feng #ifdef CONFIG_GICV3
117c71645adSDavid Feng #define GICD_BASE			(0x2f000000)
118c71645adSDavid Feng #define GICR_BASE			(0x2f100000)
119c71645adSDavid Feng #else
120261d2760SDarwin Rambo 
121f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
122261d2760SDarwin Rambo #define GICD_BASE			(0x2f000000)
123261d2760SDarwin Rambo #define GICC_BASE			(0x2c000000)
124ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO
125ffc10373SLinus Walleij #define GICD_BASE			(0x2C010000)
126ffc10373SLinus Walleij #define GICC_BASE			(0x2C02f000)
127261d2760SDarwin Rambo #else
12812916829SDavid Feng #define GICD_BASE			(0x2C001000)
12912916829SDavid Feng #define GICC_BASE			(0x2C002000)
130c71645adSDavid Feng #endif
131261d2760SDarwin Rambo #endif
13212916829SDavid Feng 
13312916829SDavid Feng #define CONFIG_SYS_MEMTEST_START	V2M_BASE
13412916829SDavid Feng #define CONFIG_SYS_MEMTEST_END		(V2M_BASE + 0x80000000)
13512916829SDavid Feng 
13612916829SDavid Feng /* Size of malloc() pool */
1375bcae13eSTom Rini #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (8 << 20))
13812916829SDavid Feng 
139b31f9d7aSLinus Walleij /* Ethernet Configuration */
140b31f9d7aSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
141b31f9d7aSLinus Walleij /* The real hardware Versatile express uses SMSC9118 */
142b31f9d7aSLinus Walleij #define CONFIG_SMC911X			1
143b31f9d7aSLinus Walleij #define CONFIG_SMC911X_32_BIT		1
144b31f9d7aSLinus Walleij #define CONFIG_SMC911X_BASE		(0x018000000)
145b31f9d7aSLinus Walleij #else
146b31f9d7aSLinus Walleij /* The Vexpress64 simulators use SMSC91C111 */
1473865ceb7SBhupesh Sharma #define CONFIG_SMC91111			1
1483865ceb7SBhupesh Sharma #define CONFIG_SMC91111_BASE		(0x01A000000)
149b31f9d7aSLinus Walleij #endif
15012916829SDavid Feng 
15112916829SDavid Feng /* PL011 Serial Configuration */
15212916829SDavid Feng #define CONFIG_PL011_SERIAL
153ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
154ffc10373SLinus Walleij #define CONFIG_PL011_CLOCK		7273800
155ffc10373SLinus Walleij #else
15612916829SDavid Feng #define CONFIG_PL011_CLOCK		24000000
157ffc10373SLinus Walleij #endif
15812916829SDavid Feng #define CONFIG_PL01x_PORTS		{(void *)CONFIG_SYS_SERIAL0, \
15912916829SDavid Feng 					 (void *)CONFIG_SYS_SERIAL1}
16012916829SDavid Feng #define CONFIG_CONS_INDEX		0
16112916829SDavid Feng 
16212916829SDavid Feng #define CONFIG_BAUDRATE			115200
16312916829SDavid Feng #define CONFIG_SYS_SERIAL0		V2M_UART0
16412916829SDavid Feng #define CONFIG_SYS_SERIAL1		V2M_UART1
16512916829SDavid Feng 
16612916829SDavid Feng /* Command line configuration */
16712916829SDavid Feng #define CONFIG_MENU
16812916829SDavid Feng /*#define CONFIG_MENU_SHOW*/
16912916829SDavid Feng #define CONFIG_CMD_CACHE
17012916829SDavid Feng #define CONFIG_CMD_BDI
17167172528STom Rini #define CONFIG_CMD_BOOTI
17267172528STom Rini #define CONFIG_CMD_UNZIP
17312916829SDavid Feng #define CONFIG_CMD_DHCP
17412916829SDavid Feng #define CONFIG_CMD_PXE
17512916829SDavid Feng #define CONFIG_CMD_ENV
17612916829SDavid Feng #define CONFIG_CMD_IMI
177ffc10373SLinus Walleij #define CONFIG_CMD_LOADB
17812916829SDavid Feng #define CONFIG_CMD_MEMORY
17912916829SDavid Feng #define CONFIG_CMD_MII
18012916829SDavid Feng #define CONFIG_CMD_NET
18112916829SDavid Feng #define CONFIG_CMD_PING
18212916829SDavid Feng #define CONFIG_CMD_SAVEENV
18312916829SDavid Feng #define CONFIG_CMD_RUN
18412916829SDavid Feng #define CONFIG_CMD_BOOTD
18512916829SDavid Feng #define CONFIG_CMD_ECHO
18612916829SDavid Feng #define CONFIG_CMD_SOURCE
18712916829SDavid Feng #define CONFIG_CMD_FAT
18812916829SDavid Feng #define CONFIG_DOS_PARTITION
18912916829SDavid Feng 
19012916829SDavid Feng /* BOOTP options */
19112916829SDavid Feng #define CONFIG_BOOTP_BOOTFILESIZE
19212916829SDavid Feng #define CONFIG_BOOTP_BOOTPATH
19312916829SDavid Feng #define CONFIG_BOOTP_GATEWAY
19412916829SDavid Feng #define CONFIG_BOOTP_HOSTNAME
19512916829SDavid Feng #define CONFIG_BOOTP_PXE
19612916829SDavid Feng #define CONFIG_BOOTP_PXE_CLIENTARCH	0x100
19712916829SDavid Feng 
19812916829SDavid Feng /* Miscellaneous configurable options */
19912916829SDavid Feng #define CONFIG_SYS_LOAD_ADDR		(V2M_BASE + 0x10000000)
20012916829SDavid Feng 
20112916829SDavid Feng /* Physical Memory Map */
20212916829SDavid Feng #define CONFIG_NR_DRAM_BANKS		1
20312916829SDavid Feng #define PHYS_SDRAM_1			(V2M_BASE)	/* SDRAM Bank #1 */
20412916829SDavid Feng #define PHYS_SDRAM_1_SIZE		0x80000000	/* 2048 MB */
20512916829SDavid Feng #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
20612916829SDavid Feng 
20712916829SDavid Feng /* Initial environment variables */
208f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
20912916829SDavid Feng #define CONFIG_EXTRA_ENV_SETTINGS	\
210261d2760SDarwin Rambo 				"kernel_name=uImage\0"	\
211261d2760SDarwin Rambo 				"kernel_addr_r=0x80000000\0"	\
212261d2760SDarwin Rambo 				"initrd_name=ramdisk.img\0"	\
213261d2760SDarwin Rambo 				"initrd_addr_r=0x88000000\0"	\
214261d2760SDarwin Rambo 				"fdt_name=devtree.dtb\0"		\
215261d2760SDarwin Rambo 				"fdt_addr_r=0x83000000\0"		\
216261d2760SDarwin Rambo 				"fdt_high=0xffffffffffffffff\0"	\
217261d2760SDarwin Rambo 				"initrd_high=0xffffffffffffffff\0"
218261d2760SDarwin Rambo 
219261d2760SDarwin Rambo #define CONFIG_BOOTARGS		"console=ttyAMA0 earlyprintk=pl011,"\
220261d2760SDarwin Rambo 				"0x1c090000 debug user_debug=31 "\
221261d2760SDarwin Rambo 				"loglevel=9"
222261d2760SDarwin Rambo 
223261d2760SDarwin Rambo #define CONFIG_BOOTCOMMAND	"fdt addr $fdt_addr_r; fdt resize; " \
224261d2760SDarwin Rambo 				"fdt chosen $initrd_addr_r $initrd_end; " \
225261d2760SDarwin Rambo 				"bootm $kernel_addr_r - $fdt_addr_r"
226261d2760SDarwin Rambo 
227261d2760SDarwin Rambo #define CONFIG_BOOTDELAY		1
228261d2760SDarwin Rambo 
229261d2760SDarwin Rambo #else
230261d2760SDarwin Rambo 
231261d2760SDarwin Rambo #define CONFIG_EXTRA_ENV_SETTINGS	\
2325bcae13eSTom Rini 					"kernel_addr_r=0x80000000\0"	\
2335bcae13eSTom Rini 					"initrd_addr_r=0x88000000\0"	\
2345bcae13eSTom Rini 					"fdt_addr_r=0x83000000\0"		\
23512916829SDavid Feng 					"fdt_high=0xa0000000\0"
23612916829SDavid Feng 
237b31f9d7aSLinus Walleij #define CONFIG_BOOTARGS			"console=ttyAMA0,115200n8 root=/dev/ram0"
238261d2760SDarwin Rambo #define CONFIG_BOOTCOMMAND		"bootm $kernel_addr_r " \
239261d2760SDarwin Rambo 					"$initrd_addr_r:$initrd_size $fdt_addr_r"
24012916829SDavid Feng #define CONFIG_BOOTDELAY		-1
241261d2760SDarwin Rambo #endif
24212916829SDavid Feng 
24312916829SDavid Feng /* Do not preserve environment */
24412916829SDavid Feng #define CONFIG_ENV_IS_NOWHERE		1
24512916829SDavid Feng #define CONFIG_ENV_SIZE			0x1000
24612916829SDavid Feng 
24712916829SDavid Feng /* Monitor Command Prompt */
24812916829SDavid Feng #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
24912916829SDavid Feng #define CONFIG_SYS_PROMPT		"VExpress64# "
25012916829SDavid Feng #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
25112916829SDavid Feng 					sizeof(CONFIG_SYS_PROMPT) + 16)
25212916829SDavid Feng #define CONFIG_SYS_HUSH_PARSER
25312916829SDavid Feng #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
25412916829SDavid Feng #define CONFIG_SYS_LONGHELP
2555bcae13eSTom Rini #define CONFIG_CMDLINE_EDITING
25612916829SDavid Feng #define CONFIG_SYS_MAXARGS		64	/* max command args */
25712916829SDavid Feng 
258*14f264e6SLinus Walleij /* Flash memory is available on the Juno board only */
259*14f264e6SLinus Walleij #ifndef CONFIG_TARGET_VEXPRESS64_JUNO
260*14f264e6SLinus Walleij #define CONFIG_SYS_NO_FLASH
261*14f264e6SLinus Walleij #else
262*14f264e6SLinus Walleij #define CONFIG_CMD_FLASH
263*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_CFI		1
264*14f264e6SLinus Walleij #define CONFIG_FLASH_CFI_DRIVER		1
265*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_BASE		0x08000000
266*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_SIZE		0x04000000 /* 64 MiB */
267*14f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_BANKS	2
268*14f264e6SLinus Walleij 
269*14f264e6SLinus Walleij /* Timeout values in ticks */
270*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_ERASE_TOUT	(2 * CONFIG_SYS_HZ) /* Erase Timeout */
271*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_WRITE_TOUT	(2 * CONFIG_SYS_HZ) /* Write Timeout */
272*14f264e6SLinus Walleij 
273*14f264e6SLinus Walleij /* 255 0x40000 sectors + first or last sector may have 4 erase regions = 259 */
274*14f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_SECT	259		/* Max sectors */
275*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */
276*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_PROTECTION	/* The devices have real protection */
277*14f264e6SLinus Walleij #define CONFIG_SYS_FLASH_EMPTY_INFO	/* flinfo indicates empty blocks */
278*14f264e6SLinus Walleij 
279*14f264e6SLinus Walleij #endif
280*14f264e6SLinus Walleij 
28112916829SDavid Feng #endif /* __VEXPRESS_AEMV8A_H */
282