xref: /rk3399_rockchip-uboot/include/configs/vexpress_aemv8a.h (revision 03314f0e248ed8685ee6bfe36bd0f607f38e2cfb)
112916829SDavid Feng /*
212916829SDavid Feng  * Configuration for Versatile Express. Parts were derived from other ARM
312916829SDavid Feng  *   configurations.
412916829SDavid Feng  *
512916829SDavid Feng  * SPDX-License-Identifier:	GPL-2.0+
612916829SDavid Feng  */
712916829SDavid Feng 
812916829SDavid Feng #ifndef __VEXPRESS_AEMV8A_H
912916829SDavid Feng #define __VEXPRESS_AEMV8A_H
1012916829SDavid Feng 
1103ca6a39SLinus Walleij /* We use generic board for v8 Versatile Express */
1203ca6a39SLinus Walleij #define CONFIG_SYS_GENERIC_BOARD
1303ca6a39SLinus Walleij 
14f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
15261d2760SDarwin Rambo #ifndef CONFIG_SEMIHOSTING
16f91afc4dSLinus Walleij #error CONFIG_TARGET_VEXPRESS64_BASE_FVP requires CONFIG_SEMIHOSTING
17261d2760SDarwin Rambo #endif
18261d2760SDarwin Rambo #define CONFIG_ARMV8_SWITCH_TO_EL1
19261d2760SDarwin Rambo #endif
20261d2760SDarwin Rambo 
2112916829SDavid Feng #define CONFIG_REMAKE_ELF
2212916829SDavid Feng 
2312916829SDavid Feng #define CONFIG_SUPPORT_RAW_INITRD
2412916829SDavid Feng 
2512916829SDavid Feng /* Cache Definitions */
2612916829SDavid Feng #define CONFIG_SYS_DCACHE_OFF
2712916829SDavid Feng #define CONFIG_SYS_ICACHE_OFF
2812916829SDavid Feng 
2912916829SDavid Feng #define CONFIG_IDENT_STRING		" vexpress_aemv8a"
3012916829SDavid Feng #define CONFIG_BOOTP_VCI_STRING		"U-boot.armv8.vexpress_aemv8a"
3112916829SDavid Feng 
3212916829SDavid Feng /* Link Definitions */
33f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
34261d2760SDarwin Rambo /* ATF loads u-boot here for BASE_FVP model */
35261d2760SDarwin Rambo #define CONFIG_SYS_TEXT_BASE		0x88000000
36261d2760SDarwin Rambo #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x03f00000)
37ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO
38ffc10373SLinus Walleij #define CONFIG_SYS_TEXT_BASE		0xe0000000
39ffc10373SLinus Walleij #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
40261d2760SDarwin Rambo #else
41*03314f0eSLinus Walleij #error "Unknown board variant"
42261d2760SDarwin Rambo #endif
4312916829SDavid Feng 
4412916829SDavid Feng /* Flat Device Tree Definitions */
4512916829SDavid Feng #define CONFIG_OF_LIBFDT
4612916829SDavid Feng 
4712916829SDavid Feng /* CS register bases for the original memory map. */
4812916829SDavid Feng #define V2M_PA_CS0			0x00000000
4912916829SDavid Feng #define V2M_PA_CS1			0x14000000
5012916829SDavid Feng #define V2M_PA_CS2			0x18000000
5112916829SDavid Feng #define V2M_PA_CS3			0x1c000000
5212916829SDavid Feng #define V2M_PA_CS4			0x0c000000
5312916829SDavid Feng #define V2M_PA_CS5			0x10000000
5412916829SDavid Feng 
5512916829SDavid Feng #define V2M_PERIPH_OFFSET(x)		(x << 16)
5612916829SDavid Feng #define V2M_SYSREGS			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(1))
5712916829SDavid Feng #define V2M_SYSCTL			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(2))
5812916829SDavid Feng #define V2M_SERIAL_BUS_PCI		(V2M_PA_CS3 + V2M_PERIPH_OFFSET(3))
5912916829SDavid Feng 
6012916829SDavid Feng #define V2M_BASE			0x80000000
6112916829SDavid Feng 
6212916829SDavid Feng /* Common peripherals relative to CS7. */
6312916829SDavid Feng #define V2M_AACI			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(4))
6412916829SDavid Feng #define V2M_MMCI			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(5))
6512916829SDavid Feng #define V2M_KMI0			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(6))
6612916829SDavid Feng #define V2M_KMI1			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(7))
6712916829SDavid Feng 
68ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
69ffc10373SLinus Walleij #define V2M_UART0			0x7ff80000
70ffc10373SLinus Walleij #define V2M_UART1			0x7ff70000
71ffc10373SLinus Walleij #else /* Not Juno */
7212916829SDavid Feng #define V2M_UART0			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(9))
7312916829SDavid Feng #define V2M_UART1			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(10))
7412916829SDavid Feng #define V2M_UART2			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(11))
7512916829SDavid Feng #define V2M_UART3			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(12))
76ffc10373SLinus Walleij #endif
7712916829SDavid Feng 
7812916829SDavid Feng #define V2M_WDT				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(15))
7912916829SDavid Feng 
8012916829SDavid Feng #define V2M_TIMER01			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(17))
8112916829SDavid Feng #define V2M_TIMER23			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(18))
8212916829SDavid Feng 
8312916829SDavid Feng #define V2M_SERIAL_BUS_DVI		(V2M_PA_CS3 + V2M_PERIPH_OFFSET(22))
8412916829SDavid Feng #define V2M_RTC				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(23))
8512916829SDavid Feng 
8612916829SDavid Feng #define V2M_CF				(V2M_PA_CS3 + V2M_PERIPH_OFFSET(26))
8712916829SDavid Feng 
8812916829SDavid Feng #define V2M_CLCD			(V2M_PA_CS3 + V2M_PERIPH_OFFSET(31))
8912916829SDavid Feng 
9012916829SDavid Feng /* System register offsets. */
9112916829SDavid Feng #define V2M_SYS_CFGDATA			(V2M_SYSREGS + 0x0a0)
9212916829SDavid Feng #define V2M_SYS_CFGCTRL			(V2M_SYSREGS + 0x0a4)
9312916829SDavid Feng #define V2M_SYS_CFGSTAT			(V2M_SYSREGS + 0x0a8)
9412916829SDavid Feng 
9512916829SDavid Feng /* Generic Timer Definitions */
9612916829SDavid Feng #define COUNTER_FREQUENCY		(0x1800000)	/* 24MHz */
9712916829SDavid Feng 
9812916829SDavid Feng /* Generic Interrupt Controller Definitions */
99c71645adSDavid Feng #ifdef CONFIG_GICV3
100c71645adSDavid Feng #define GICD_BASE			(0x2f000000)
101c71645adSDavid Feng #define GICR_BASE			(0x2f100000)
102c71645adSDavid Feng #else
103261d2760SDarwin Rambo 
104f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
105261d2760SDarwin Rambo #define GICD_BASE			(0x2f000000)
106261d2760SDarwin Rambo #define GICC_BASE			(0x2c000000)
107ffc10373SLinus Walleij #elif CONFIG_TARGET_VEXPRESS64_JUNO
108ffc10373SLinus Walleij #define GICD_BASE			(0x2C010000)
109ffc10373SLinus Walleij #define GICC_BASE			(0x2C02f000)
110261d2760SDarwin Rambo #else
111*03314f0eSLinus Walleij #error "Unknown board variant"
112c71645adSDavid Feng #endif
113*03314f0eSLinus Walleij #endif /* !CONFIG_GICV3 */
11412916829SDavid Feng 
11512916829SDavid Feng #define CONFIG_SYS_MEMTEST_START	V2M_BASE
11612916829SDavid Feng #define CONFIG_SYS_MEMTEST_END		(V2M_BASE + 0x80000000)
11712916829SDavid Feng 
11812916829SDavid Feng /* Size of malloc() pool */
1195bcae13eSTom Rini #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (8 << 20))
12012916829SDavid Feng 
121b31f9d7aSLinus Walleij /* Ethernet Configuration */
122b31f9d7aSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
123b31f9d7aSLinus Walleij /* The real hardware Versatile express uses SMSC9118 */
124b31f9d7aSLinus Walleij #define CONFIG_SMC911X			1
125b31f9d7aSLinus Walleij #define CONFIG_SMC911X_32_BIT		1
126b31f9d7aSLinus Walleij #define CONFIG_SMC911X_BASE		(0x018000000)
127b31f9d7aSLinus Walleij #else
128b31f9d7aSLinus Walleij /* The Vexpress64 simulators use SMSC91C111 */
1293865ceb7SBhupesh Sharma #define CONFIG_SMC91111			1
1303865ceb7SBhupesh Sharma #define CONFIG_SMC91111_BASE		(0x01A000000)
131b31f9d7aSLinus Walleij #endif
13212916829SDavid Feng 
13312916829SDavid Feng /* PL011 Serial Configuration */
13412916829SDavid Feng #define CONFIG_PL011_SERIAL
135ffc10373SLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_JUNO
136ffc10373SLinus Walleij #define CONFIG_PL011_CLOCK		7273800
137ffc10373SLinus Walleij #else
13812916829SDavid Feng #define CONFIG_PL011_CLOCK		24000000
139ffc10373SLinus Walleij #endif
14012916829SDavid Feng #define CONFIG_PL01x_PORTS		{(void *)CONFIG_SYS_SERIAL0, \
14112916829SDavid Feng 					 (void *)CONFIG_SYS_SERIAL1}
14212916829SDavid Feng #define CONFIG_CONS_INDEX		0
14312916829SDavid Feng 
14412916829SDavid Feng #define CONFIG_BAUDRATE			115200
14512916829SDavid Feng #define CONFIG_SYS_SERIAL0		V2M_UART0
14612916829SDavid Feng #define CONFIG_SYS_SERIAL1		V2M_UART1
14712916829SDavid Feng 
14812916829SDavid Feng /* Command line configuration */
14912916829SDavid Feng #define CONFIG_MENU
15012916829SDavid Feng /*#define CONFIG_MENU_SHOW*/
15112916829SDavid Feng #define CONFIG_CMD_CACHE
15212916829SDavid Feng #define CONFIG_CMD_BDI
15367172528STom Rini #define CONFIG_CMD_BOOTI
15467172528STom Rini #define CONFIG_CMD_UNZIP
15512916829SDavid Feng #define CONFIG_CMD_DHCP
15612916829SDavid Feng #define CONFIG_CMD_PXE
15712916829SDavid Feng #define CONFIG_CMD_ENV
15812916829SDavid Feng #define CONFIG_CMD_IMI
159ffc10373SLinus Walleij #define CONFIG_CMD_LOADB
16012916829SDavid Feng #define CONFIG_CMD_MEMORY
16112916829SDavid Feng #define CONFIG_CMD_MII
16212916829SDavid Feng #define CONFIG_CMD_NET
16312916829SDavid Feng #define CONFIG_CMD_PING
16412916829SDavid Feng #define CONFIG_CMD_SAVEENV
16512916829SDavid Feng #define CONFIG_CMD_RUN
16612916829SDavid Feng #define CONFIG_CMD_BOOTD
16712916829SDavid Feng #define CONFIG_CMD_ECHO
16812916829SDavid Feng #define CONFIG_CMD_SOURCE
16912916829SDavid Feng #define CONFIG_CMD_FAT
17012916829SDavid Feng #define CONFIG_DOS_PARTITION
17112916829SDavid Feng 
17212916829SDavid Feng /* BOOTP options */
17312916829SDavid Feng #define CONFIG_BOOTP_BOOTFILESIZE
17412916829SDavid Feng #define CONFIG_BOOTP_BOOTPATH
17512916829SDavid Feng #define CONFIG_BOOTP_GATEWAY
17612916829SDavid Feng #define CONFIG_BOOTP_HOSTNAME
17712916829SDavid Feng #define CONFIG_BOOTP_PXE
17812916829SDavid Feng #define CONFIG_BOOTP_PXE_CLIENTARCH	0x100
17912916829SDavid Feng 
18012916829SDavid Feng /* Miscellaneous configurable options */
18112916829SDavid Feng #define CONFIG_SYS_LOAD_ADDR		(V2M_BASE + 0x10000000)
18212916829SDavid Feng 
18312916829SDavid Feng /* Physical Memory Map */
18412916829SDavid Feng #define CONFIG_NR_DRAM_BANKS		1
18512916829SDavid Feng #define PHYS_SDRAM_1			(V2M_BASE)	/* SDRAM Bank #1 */
18612916829SDavid Feng #define PHYS_SDRAM_1_SIZE		0x80000000	/* 2048 MB */
18712916829SDavid Feng #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
18812916829SDavid Feng 
18912916829SDavid Feng /* Initial environment variables */
190f91afc4dSLinus Walleij #ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
19112916829SDavid Feng #define CONFIG_EXTRA_ENV_SETTINGS	\
192261d2760SDarwin Rambo 				"kernel_name=uImage\0"		\
19349995ffeSLinus Walleij 				"kernel_addr=0x80000000\0"	\
194261d2760SDarwin Rambo 				"initrd_name=ramdisk.img\0"	\
19549995ffeSLinus Walleij 				"initrd_addr=0x88000000\0"	\
196261d2760SDarwin Rambo 				"fdt_name=devtree.dtb\0"	\
19749995ffeSLinus Walleij 				"fdt_addr=0x83000000\0"		\
198261d2760SDarwin Rambo 				"fdt_high=0xffffffffffffffff\0"	\
199261d2760SDarwin Rambo 				"initrd_high=0xffffffffffffffff\0"
200261d2760SDarwin Rambo 
201261d2760SDarwin Rambo #define CONFIG_BOOTARGS		"console=ttyAMA0 earlyprintk=pl011,"\
202261d2760SDarwin Rambo 				"0x1c090000 debug user_debug=31 "\
203261d2760SDarwin Rambo 				"loglevel=9"
204261d2760SDarwin Rambo 
20549995ffeSLinus Walleij #define CONFIG_BOOTCOMMAND	"smhload ${kernel_name} ${kernel_addr}; " \
20649995ffeSLinus Walleij 				"smhload ${fdt_name} $fdt_addr; " \
20749995ffeSLinus Walleij 				"smhload ${initrd_name} $initrd_addr initrd_end; " \
20849995ffeSLinus Walleij 				"fdt addr $fdt_addr; fdt resize; " \
20949995ffeSLinus Walleij 				"fdt chosen $initrd_addr $initrd_end; " \
21049995ffeSLinus Walleij 				"bootm $kernel_addr - $fdt_addr"
211261d2760SDarwin Rambo 
212261d2760SDarwin Rambo #define CONFIG_BOOTDELAY		1
213261d2760SDarwin Rambo 
214261d2760SDarwin Rambo #else
215*03314f0eSLinus Walleij #error "Unknown board variant"
216261d2760SDarwin Rambo #endif
21712916829SDavid Feng 
21812916829SDavid Feng /* Do not preserve environment */
21912916829SDavid Feng #define CONFIG_ENV_IS_NOWHERE		1
22012916829SDavid Feng #define CONFIG_ENV_SIZE			0x1000
22112916829SDavid Feng 
22212916829SDavid Feng /* Monitor Command Prompt */
22312916829SDavid Feng #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
22412916829SDavid Feng #define CONFIG_SYS_PROMPT		"VExpress64# "
22512916829SDavid Feng #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
22612916829SDavid Feng 					sizeof(CONFIG_SYS_PROMPT) + 16)
22712916829SDavid Feng #define CONFIG_SYS_HUSH_PARSER
22812916829SDavid Feng #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
22912916829SDavid Feng #define CONFIG_SYS_LONGHELP
2305bcae13eSTom Rini #define CONFIG_CMDLINE_EDITING
23112916829SDavid Feng #define CONFIG_SYS_MAXARGS		64	/* max command args */
23212916829SDavid Feng 
23314f264e6SLinus Walleij /* Flash memory is available on the Juno board only */
23414f264e6SLinus Walleij #ifndef CONFIG_TARGET_VEXPRESS64_JUNO
23514f264e6SLinus Walleij #define CONFIG_SYS_NO_FLASH
23614f264e6SLinus Walleij #else
23714f264e6SLinus Walleij #define CONFIG_CMD_FLASH
23814f264e6SLinus Walleij #define CONFIG_SYS_FLASH_CFI		1
23914f264e6SLinus Walleij #define CONFIG_FLASH_CFI_DRIVER		1
24014f264e6SLinus Walleij #define CONFIG_SYS_FLASH_BASE		0x08000000
24114f264e6SLinus Walleij #define CONFIG_SYS_FLASH_SIZE		0x04000000 /* 64 MiB */
24214f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_BANKS	2
24314f264e6SLinus Walleij 
24414f264e6SLinus Walleij /* Timeout values in ticks */
24514f264e6SLinus Walleij #define CONFIG_SYS_FLASH_ERASE_TOUT	(2 * CONFIG_SYS_HZ) /* Erase Timeout */
24614f264e6SLinus Walleij #define CONFIG_SYS_FLASH_WRITE_TOUT	(2 * CONFIG_SYS_HZ) /* Write Timeout */
24714f264e6SLinus Walleij 
24814f264e6SLinus Walleij /* 255 0x40000 sectors + first or last sector may have 4 erase regions = 259 */
24914f264e6SLinus Walleij #define CONFIG_SYS_MAX_FLASH_SECT	259		/* Max sectors */
25014f264e6SLinus Walleij #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */
25114f264e6SLinus Walleij #define CONFIG_SYS_FLASH_PROTECTION	/* The devices have real protection */
25214f264e6SLinus Walleij #define CONFIG_SYS_FLASH_EMPTY_INFO	/* flinfo indicates empty blocks */
25314f264e6SLinus Walleij 
25414f264e6SLinus Walleij #endif
25514f264e6SLinus Walleij 
25612916829SDavid Feng #endif /* __VEXPRESS_AEMV8A_H */
257