xref: /rk3399_rockchip-uboot/include/configs/uniphier.h (revision 43a8cc905d575aadec48248de32828975882b43d)
1 /*
2  * Copyright (C) 2012-2015 Panasonic Corporation
3  * Copyright (C) 2015-2016 Socionext Inc.
4  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 /* U-Boot - Common settings for UniPhier Family */
10 
11 #ifndef __CONFIG_UNIPHIER_COMMON_H__
12 #define __CONFIG_UNIPHIER_COMMON_H__
13 
14 #define CONFIG_ARMV7_PSCI_1_0
15 
16 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS  10
17 
18 #define CONFIG_SMC911X
19 
20 /* dummy: referenced by examples/standalone/smc911x_eeprom.c */
21 #define CONFIG_SMC911X_BASE	0
22 #define CONFIG_SMC911X_32_BIT
23 
24 /*-----------------------------------------------------------------------
25  * MMU and Cache Setting
26  *----------------------------------------------------------------------*/
27 
28 /* Comment out the following to enable L1 cache */
29 /* #define CONFIG_SYS_ICACHE_OFF */
30 /* #define CONFIG_SYS_DCACHE_OFF */
31 
32 #define CONFIG_DISPLAY_CPUINFO
33 #define CONFIG_DISPLAY_BOARDINFO
34 #define CONFIG_BOARD_EARLY_INIT_F
35 #define CONFIG_BOARD_EARLY_INIT_R
36 #define CONFIG_BOARD_LATE_INIT
37 
38 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
39 
40 #define CONFIG_TIMESTAMP
41 
42 /* FLASH related */
43 #define CONFIG_MTD_DEVICE
44 
45 /*
46  * uncomment the following to disable FLASH related code.
47  */
48 /* #define CONFIG_SYS_NO_FLASH */
49 
50 #define CONFIG_FLASH_CFI_DRIVER
51 #define CONFIG_SYS_FLASH_CFI
52 
53 #define CONFIG_SYS_MAX_FLASH_SECT	256
54 #define CONFIG_SYS_MONITOR_BASE		0
55 #define CONFIG_SYS_MONITOR_LEN		0x00080000	/* 512KB */
56 #define CONFIG_SYS_FLASH_BASE		0
57 
58 /*
59  * flash_toggle does not work for out supoort card.
60  * We need to use flash_status_poll.
61  */
62 #define CONFIG_SYS_CFI_FLASH_STATUS_POLL
63 
64 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
65 
66 #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1
67 
68 /* serial console configuration */
69 #define CONFIG_BAUDRATE			115200
70 
71 #if !defined(CONFIG_SPL_BUILD) && !defined(CONFIG_ARM64)
72 #define CONFIG_USE_ARCH_MEMSET
73 #define CONFIG_USE_ARCH_MEMCPY
74 #endif
75 
76 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
77 
78 #define CONFIG_CMDLINE_EDITING		/* add command line history	*/
79 #define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
80 /* Print Buffer Size */
81 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
82 #define CONFIG_SYS_MAXARGS		16	/* max number of command */
83 /* Boot Argument Buffer Size */
84 #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
85 
86 #define CONFIG_CONS_INDEX		1
87 
88 /* #define CONFIG_ENV_IS_NOWHERE */
89 /* #define CONFIG_ENV_IS_IN_NAND */
90 #define CONFIG_ENV_IS_IN_MMC
91 #define CONFIG_ENV_OFFSET			0x80000
92 #define CONFIG_ENV_SIZE				0x2000
93 /* #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) */
94 
95 #define CONFIG_SYS_MMC_ENV_DEV		0
96 #define CONFIG_SYS_MMC_ENV_PART		1
97 
98 #ifdef CONFIG_ARM64
99 #define CPU_RELEASE_ADDR			0x80000000
100 #define COUNTER_FREQUENCY			50000000
101 #define CONFIG_GICV3
102 #define GICD_BASE				0x5fe00000
103 #if defined(CONFIG_ARCH_UNIPHIER_LD11)
104 #define GICR_BASE				0x5fe40000
105 #elif defined(CONFIG_ARCH_UNIPHIER_LD20)
106 #define GICR_BASE				0x5fe80000
107 #endif
108 #else
109 /* Time clock 1MHz */
110 #define CONFIG_SYS_TIMER_RATE			1000000
111 #endif
112 
113 
114 #define CONFIG_SYS_MAX_NAND_DEVICE			1
115 #define CONFIG_SYS_NAND_MAX_CHIPS			2
116 #define CONFIG_SYS_NAND_ONFI_DETECTION
117 
118 #define CONFIG_NAND_DENALI_ECC_SIZE			1024
119 
120 #ifdef CONFIG_ARCH_UNIPHIER_SLD3
121 #define CONFIG_SYS_NAND_REGS_BASE			0xf8100000
122 #define CONFIG_SYS_NAND_DATA_BASE			0xf8000000
123 #else
124 #define CONFIG_SYS_NAND_REGS_BASE			0x68100000
125 #define CONFIG_SYS_NAND_DATA_BASE			0x68000000
126 #endif
127 
128 #define CONFIG_SYS_NAND_BASE		(CONFIG_SYS_NAND_DATA_BASE + 0x10)
129 
130 #define CONFIG_SYS_NAND_USE_FLASH_BBT
131 #define CONFIG_SYS_NAND_BAD_BLOCK_POS			0
132 
133 /* USB */
134 #define CONFIG_USB_MAX_CONTROLLER_COUNT		2
135 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS	4
136 #define CONFIG_FAT_WRITE
137 #define CONFIG_DOS_PARTITION
138 
139 /* SD/MMC */
140 #define CONFIG_SUPPORT_EMMC_BOOT
141 #define CONFIG_GENERIC_MMC
142 
143 /* memtest works on */
144 #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
145 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_SDRAM_BASE + 0x01000000)
146 
147 /*
148  * Network Configuration
149  */
150 #define CONFIG_SERVERIP			192.168.11.1
151 #define CONFIG_IPADDR			192.168.11.10
152 #define CONFIG_GATEWAYIP		192.168.11.1
153 #define CONFIG_NETMASK			255.255.255.0
154 
155 #define CONFIG_LOADADDR			0x84000000
156 #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
157 
158 #define CONFIG_CMDLINE_EDITING		/* add command line history	*/
159 
160 #define CONFIG_BOOTCOMMAND		"run $bootmode"
161 
162 #define CONFIG_ROOTPATH			"/nfs/root/path"
163 #define CONFIG_NFSBOOTCOMMAND						\
164 	"setenv bootargs $bootargs root=/dev/nfs rw "			\
165 	"nfsroot=$serverip:$rootpath "					\
166 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off;" \
167 		"run __nfsboot"
168 
169 #ifdef CONFIG_FIT
170 #define CONFIG_BOOTFILE			"fitImage"
171 #define LINUXBOOT_ENV_SETTINGS \
172 	"fit_addr=0x00100000\0" \
173 	"fit_addr_r=0x84100000\0" \
174 	"fit_size=0x00f00000\0" \
175 	"norboot=setexpr fit_addr $nor_base + $fit_addr &&" \
176 		"bootm $fit_addr\0" \
177 	"nandboot=nand read $fit_addr_r $fit_addr $fit_size &&" \
178 		"bootm $fit_addr_r\0" \
179 	"tftpboot=tftpboot $fit_addr_r $bootfile &&" \
180 		"bootm $fit_addr_r\0" \
181 	"__nfsboot=run tftpboot\0"
182 #else
183 #ifdef CONFIG_ARM64
184 #define CONFIG_BOOTFILE			"Image"
185 #define LINUXBOOT_CMD			"booti"
186 #define KERNEL_ADDR_R			"kernel_addr_r=0x80080000\0"
187 #define KERNEL_SIZE			"kernel_size=0x00c00000\0"
188 #define RAMDISK_ADDR			"ramdisk_addr=0x00e00000\0"
189 #else
190 #define CONFIG_BOOTFILE			"zImage"
191 #define LINUXBOOT_CMD			"bootz"
192 #define KERNEL_ADDR_R			"kernel_addr_r=0x80208000\0"
193 #define KERNEL_SIZE			"kernel_size=0x00800000\0"
194 #define RAMDISK_ADDR			"ramdisk_addr=0x00a00000\0"
195 #endif
196 #define LINUXBOOT_ENV_SETTINGS \
197 	"fdt_addr=0x00100000\0" \
198 	"fdt_addr_r=0x84100000\0" \
199 	"fdt_size=0x00008000\0" \
200 	"kernel_addr=0x00200000\0" \
201 	KERNEL_ADDR_R \
202 	KERNEL_SIZE \
203 	RAMDISK_ADDR \
204 	"ramdisk_addr_r=0x84a00000\0" \
205 	"ramdisk_size=0x00600000\0" \
206 	"ramdisk_file=rootfs.cpio.uboot\0" \
207 	"boot_common=setexpr bootm_low $kernel_addr_r '&' fe000000 &&" \
208 		LINUXBOOT_CMD " $kernel_addr_r $ramdisk_addr_r $fdt_addr_r\0" \
209 	"norboot=setexpr kernel_addr $nor_base + $kernel_addr &&" \
210 		"setexpr kernel_size $kernel_size / 4 &&" \
211 		"cp $kernel_addr $kernel_addr_r $kernel_size &&" \
212 		"setexpr ramdisk_addr_r $nor_base + $ramdisk_addr &&" \
213 		"setexpr fdt_addr_r $nor_base + $fdt_addr &&" \
214 		"run boot_common\0" \
215 	"nandboot=nand read $kernel_addr_r $kernel_addr $kernel_size &&" \
216 		"nand read $ramdisk_addr_r $ramdisk_addr $ramdisk_size &&" \
217 		"nand read $fdt_addr_r $fdt_addr $fdt_size &&" \
218 		"run boot_common\0" \
219 	"tftpboot=tftpboot $kernel_addr_r $bootfile &&" \
220 		"tftpboot $ramdisk_addr_r $ramdisk_file &&" \
221 		"tftpboot $fdt_addr_r $fdt_file &&" \
222 		"run boot_common\0" \
223 	"__nfsboot=tftpboot $kernel_addr_r $bootfile &&" \
224 		"tftpboot $fdt_addr_r $fdt_file &&" \
225 		"setenv ramdisk_addr_r - &&" \
226 		"run boot_common\0"
227 #endif
228 
229 #define	CONFIG_EXTRA_ENV_SETTINGS				\
230 	"netdev=eth0\0"						\
231 	"verify=n\0"						\
232 	"nor_base=0x42000000\0"					\
233 	"sramupdate=setexpr tmp_addr $nor_base + 0x50000 &&"	\
234 		"tftpboot $tmp_addr u-boot-spl.bin &&"		\
235 		"setexpr tmp_addr $nor_base + 0x60000 &&"	\
236 		"tftpboot $tmp_addr u-boot.bin\0"		\
237 	"emmcupdate=mmcsetn &&"					\
238 		"mmc partconf $mmc_first_dev 0 1 1 &&"		\
239 		"tftpboot u-boot-spl.bin &&"			\
240 		"mmc write $loadaddr 0 80 &&"			\
241 		"tftpboot u-boot.bin &&"			\
242 		"mmc write $loadaddr 80 780\0"			\
243 	"nandupdate=nand erase 0 0x00100000 &&"			\
244 		"tftpboot u-boot-spl.bin &&"			\
245 		"nand write $loadaddr 0 0x00010000 &&"		\
246 		"tftpboot u-boot.bin &&"			\
247 		"nand write $loadaddr 0x00010000 0x000f0000\0"	\
248 	LINUXBOOT_ENV_SETTINGS
249 
250 #define CONFIG_SYS_BOOTMAPSZ			0x20000000
251 
252 #define CONFIG_SYS_SDRAM_BASE		0x80000000
253 #define CONFIG_NR_DRAM_BANKS		2
254 /* for LD20; the last 64 byte is used for dynamic DDR PHY training */
255 #define CONFIG_SYS_MEM_TOP_HIDE		64
256 
257 #if defined(CONFIG_ARM64)
258 #define CONFIG_SPL_TEXT_BASE		0x30000000
259 #elif defined(CONFIG_ARCH_UNIPHIER_SLD3) || \
260 	defined(CONFIG_ARCH_UNIPHIER_LD4) || \
261 	defined(CONFIG_ARCH_UNIPHIER_SLD8)
262 #define CONFIG_SPL_TEXT_BASE		0x00040000
263 #else
264 #define CONFIG_SPL_TEXT_BASE		0x00100000
265 #endif
266 
267 #if defined(CONFIG_ARCH_UNIPHIER_LD11)
268 #define CONFIG_SPL_STACK		(0x30014c00)
269 #elif defined(CONFIG_ARCH_UNIPHIER_LD20)
270 #define CONFIG_SPL_STACK		(0x3001c000)
271 #else
272 #define CONFIG_SPL_STACK		(0x00100000)
273 #endif
274 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_TEXT_BASE)
275 
276 #define CONFIG_PANIC_HANG
277 
278 #define CONFIG_SPL_FRAMEWORK
279 #define CONFIG_SPL_SERIAL_SUPPORT
280 #define CONFIG_SPL_NOR_SUPPORT
281 #ifdef CONFIG_ARM64
282 #define CONFIG_SPL_BOARD_LOAD_IMAGE
283 #else
284 #define CONFIG_SPL_NAND_SUPPORT
285 #define CONFIG_SPL_MMC_SUPPORT
286 #endif
287 
288 #define CONFIG_SPL_LIBCOMMON_SUPPORT	/* for mem_malloc_init */
289 #define CONFIG_SPL_LIBGENERIC_SUPPORT
290 
291 #define CONFIG_SPL_BOARD_INIT
292 
293 #define CONFIG_SYS_NAND_U_BOOT_OFFS		0x10000
294 
295 /* subtract sizeof(struct image_header) */
296 #define CONFIG_SYS_UBOOT_BASE			(0x60000 - 0x40)
297 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x80
298 
299 #define CONFIG_SPL_TARGET			"u-boot-with-spl.bin"
300 #define CONFIG_SPL_MAX_FOOTPRINT		0x10000
301 #define CONFIG_SPL_MAX_SIZE			0x10000
302 #if defined(CONFIG_ARCH_UNIPHIER_LD11)
303 #define CONFIG_SPL_BSS_START_ADDR		0x30012000
304 #elif defined(CONFIG_ARCH_UNIPHIER_LD20)
305 #define CONFIG_SPL_BSS_START_ADDR		0x30016000
306 #endif
307 #define CONFIG_SPL_BSS_MAX_SIZE			0x2000
308 
309 #endif /* __CONFIG_UNIPHIER_COMMON_H__ */
310