xref: /rk3399_rockchip-uboot/include/configs/uniphier.h (revision b7b4303642af1cf3a2c58befaa8e8944b9fbb3c9)
1f5d0b9b2SMasahiro Yamada /*
2e8a92932SMasahiro Yamada  * Copyright (C) 2012-2015 Panasonic Corporation
3e8a92932SMasahiro Yamada  * Copyright (C) 2015-2016 Socionext Inc.
4e8a92932SMasahiro Yamada  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5f5d0b9b2SMasahiro Yamada  *
6f5d0b9b2SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
7f5d0b9b2SMasahiro Yamada  */
8f5d0b9b2SMasahiro Yamada 
9a187559eSBin Meng /* U-Boot - Common settings for UniPhier Family */
10f5d0b9b2SMasahiro Yamada 
11f5d0b9b2SMasahiro Yamada #ifndef __CONFIG_UNIPHIER_COMMON_H__
12f5d0b9b2SMasahiro Yamada #define __CONFIG_UNIPHIER_COMMON_H__
13f5d0b9b2SMasahiro Yamada 
14928f3248SMasahiro Yamada #define CONFIG_ARMV7_PSCI_1_0
15e8a92932SMasahiro Yamada 
16233e42a9SMasahiro Yamada #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS  10
17233e42a9SMasahiro Yamada 
1899b85170SMasahiro Yamada #ifdef CONFIG_ARM64
1999b85170SMasahiro Yamada #define CONFIG_CMD_UNZIP
2099b85170SMasahiro Yamada #endif
2199b85170SMasahiro Yamada 
22f5d0b9b2SMasahiro Yamada /*-----------------------------------------------------------------------
23f5d0b9b2SMasahiro Yamada  * MMU and Cache Setting
24f5d0b9b2SMasahiro Yamada  *----------------------------------------------------------------------*/
25f5d0b9b2SMasahiro Yamada 
26f5d0b9b2SMasahiro Yamada /* Comment out the following to enable L1 cache */
27f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_ICACHE_OFF */
28f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_DCACHE_OFF */
29f5d0b9b2SMasahiro Yamada 
30f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
31f5d0b9b2SMasahiro Yamada 
32f5d0b9b2SMasahiro Yamada #define CONFIG_TIMESTAMP
33f5d0b9b2SMasahiro Yamada 
34f5d0b9b2SMasahiro Yamada /* FLASH related */
35f5d0b9b2SMasahiro Yamada #define CONFIG_MTD_DEVICE
36f5d0b9b2SMasahiro Yamada 
37f1d9a9edSMasahiro Yamada #define CONFIG_SMC911X_32_BIT
38f1d9a9edSMasahiro Yamada /* dummy: referenced by examples/standalone/smc911x_eeprom.c */
39f1d9a9edSMasahiro Yamada #define CONFIG_SMC911X_BASE	0
40f1d9a9edSMasahiro Yamada 
41f1d9a9edSMasahiro Yamada #ifdef CONFIG_MICRO_SUPPORT_CARD
42f1d9a9edSMasahiro Yamada #define CONFIG_SMC911X
43f1d9a9edSMasahiro Yamada #else
44f4c93a4fSMasahiro Yamada #define CONFIG_SYS_NO_FLASH
45f4c93a4fSMasahiro Yamada #endif
46f5d0b9b2SMasahiro Yamada 
47f5d0b9b2SMasahiro Yamada #define CONFIG_FLASH_CFI_DRIVER
48f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_FLASH_CFI
49f5d0b9b2SMasahiro Yamada 
50f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAX_FLASH_SECT	256
51f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MONITOR_BASE		0
52d085ecd6SMasahiro Yamada #define CONFIG_SYS_MONITOR_LEN		0x00080000	/* 512KB */
53f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_FLASH_BASE		0
54f5d0b9b2SMasahiro Yamada 
55f5d0b9b2SMasahiro Yamada /*
5666deb91eSMasahiro Yamada  * flash_toggle does not work for our support card.
57f5d0b9b2SMasahiro Yamada  * We need to use flash_status_poll.
58f5d0b9b2SMasahiro Yamada  */
59f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_CFI_FLASH_STATUS_POLL
60f5d0b9b2SMasahiro Yamada 
61f5d0b9b2SMasahiro Yamada #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
62f5d0b9b2SMasahiro Yamada 
639879842cSMasahiro Yamada #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1
64f5d0b9b2SMasahiro Yamada 
65f5d0b9b2SMasahiro Yamada /* serial console configuration */
66f5d0b9b2SMasahiro Yamada #define CONFIG_BAUDRATE			115200
67f5d0b9b2SMasahiro Yamada 
68f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_LONGHELP		/* undef to save memory */
69f5d0b9b2SMasahiro Yamada 
70f5d0b9b2SMasahiro Yamada #define CONFIG_CMDLINE_EDITING		/* add command line history	*/
71f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
72f5d0b9b2SMasahiro Yamada /* Print Buffer Size */
73f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
74f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAXARGS		16	/* max number of command */
75f5d0b9b2SMasahiro Yamada /* Boot Argument Buffer Size */
76f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
77f5d0b9b2SMasahiro Yamada 
78f5d0b9b2SMasahiro Yamada #define CONFIG_CONS_INDEX		1
79f5d0b9b2SMasahiro Yamada 
80aa8a9348SMasahiro Yamada /* #define CONFIG_ENV_IS_NOWHERE */
81f5d0b9b2SMasahiro Yamada /* #define CONFIG_ENV_IS_IN_NAND */
82aa8a9348SMasahiro Yamada #define CONFIG_ENV_IS_IN_MMC
830b93e3deSMasahiro Yamada #define CONFIG_ENV_OFFSET			0x100000
84f5d0b9b2SMasahiro Yamada #define CONFIG_ENV_SIZE				0x2000
85f5d0b9b2SMasahiro Yamada /* #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) */
86f5d0b9b2SMasahiro Yamada 
87aa8a9348SMasahiro Yamada #define CONFIG_SYS_MMC_ENV_DEV		0
88aa8a9348SMasahiro Yamada #define CONFIG_SYS_MMC_ENV_PART		1
89aa8a9348SMasahiro Yamada 
90561ca649SMasahiro Yamada #ifdef CONFIG_ARMV8_MULTIENTRY
9150862a51SMasahiro Yamada #define CPU_RELEASE_ADDR			0x80000000
929d0c2cebSMasahiro Yamada #define COUNTER_FREQUENCY			50000000
939d0c2cebSMasahiro Yamada #define CONFIG_GICV3
949d0c2cebSMasahiro Yamada #define GICD_BASE				0x5fe00000
95667dbcd0SMasahiro Yamada #if defined(CONFIG_ARCH_UNIPHIER_LD11)
96667dbcd0SMasahiro Yamada #define GICR_BASE				0x5fe40000
97667dbcd0SMasahiro Yamada #elif defined(CONFIG_ARCH_UNIPHIER_LD20)
989d0c2cebSMasahiro Yamada #define GICR_BASE				0x5fe80000
99667dbcd0SMasahiro Yamada #endif
100561ca649SMasahiro Yamada #elif !defined(CONFIG_ARM64)
101f5d0b9b2SMasahiro Yamada /* Time clock 1MHz */
102f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_TIMER_RATE			1000000
1039d0c2cebSMasahiro Yamada #endif
1049d0c2cebSMasahiro Yamada 
105f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAX_NAND_DEVICE			1
106f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_MAX_CHIPS			2
107f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_ONFI_DETECTION
108f5d0b9b2SMasahiro Yamada 
109f5d0b9b2SMasahiro Yamada #define CONFIG_NAND_DENALI_ECC_SIZE			1024
110f5d0b9b2SMasahiro Yamada 
111ea65c980SMasahiro Yamada #ifdef CONFIG_ARCH_UNIPHIER_SLD3
1123365b4ebSMasahiro Yamada #define CONFIG_SYS_NAND_REGS_BASE			0xf8100000
1133365b4ebSMasahiro Yamada #define CONFIG_SYS_NAND_DATA_BASE			0xf8000000
1143365b4ebSMasahiro Yamada #else
115f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_REGS_BASE			0x68100000
116f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_DATA_BASE			0x68000000
1173365b4ebSMasahiro Yamada #endif
118f5d0b9b2SMasahiro Yamada 
119f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_BASE		(CONFIG_SYS_NAND_DATA_BASE + 0x10)
120f5d0b9b2SMasahiro Yamada 
121f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_USE_FLASH_BBT
122f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_BAD_BLOCK_POS			0
123f5d0b9b2SMasahiro Yamada 
124f5d0b9b2SMasahiro Yamada /* USB */
12553c45d4eSMasahiro Yamada #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS	4
126f5d0b9b2SMasahiro Yamada #define CONFIG_FAT_WRITE
127f5d0b9b2SMasahiro Yamada 
1284aceb3f8SMasahiro Yamada /* SD/MMC */
129a55d9feeSMasahiro Yamada #define CONFIG_SUPPORT_EMMC_BOOT
1304aceb3f8SMasahiro Yamada #define CONFIG_GENERIC_MMC
1314aceb3f8SMasahiro Yamada 
132f5d0b9b2SMasahiro Yamada /* memtest works on */
133f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
134f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_SDRAM_BASE + 0x01000000)
135f5d0b9b2SMasahiro Yamada 
136f5d0b9b2SMasahiro Yamada /*
137f5d0b9b2SMasahiro Yamada  * Network Configuration
138f5d0b9b2SMasahiro Yamada  */
139f5d0b9b2SMasahiro Yamada #define CONFIG_SERVERIP			192.168.11.1
140f5d0b9b2SMasahiro Yamada #define CONFIG_IPADDR			192.168.11.10
141f5d0b9b2SMasahiro Yamada #define CONFIG_GATEWAYIP		192.168.11.1
142f5d0b9b2SMasahiro Yamada #define CONFIG_NETMASK			255.255.255.0
143f5d0b9b2SMasahiro Yamada 
144f5d0b9b2SMasahiro Yamada #define CONFIG_LOADADDR			0x84000000
145f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
146f5d0b9b2SMasahiro Yamada 
147f5d0b9b2SMasahiro Yamada #define CONFIG_CMDLINE_EDITING		/* add command line history	*/
148f5d0b9b2SMasahiro Yamada 
149*b7b43036SMasahiro Yamada #if defined(CONFIG_ARM64) && !defined(CONFIG_ARMV8_MULTIENTRY)
150*b7b43036SMasahiro Yamada /* ARM Trusted Firmware */
151*b7b43036SMasahiro Yamada #define BOOT_IMAGES \
152*b7b43036SMasahiro Yamada 	"second_image=bl1.bin\0" \
153*b7b43036SMasahiro Yamada 	"third_image=fip.bin\0"
154*b7b43036SMasahiro Yamada #else
155*b7b43036SMasahiro Yamada #define BOOT_IMAGES \
156*b7b43036SMasahiro Yamada 	"second_image=u-boot-spl.bin\0" \
157*b7b43036SMasahiro Yamada 	"third_image=u-boot.bin\0"
158*b7b43036SMasahiro Yamada #endif
159*b7b43036SMasahiro Yamada 
160f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTCOMMAND		"run $bootmode"
161f5d0b9b2SMasahiro Yamada 
162f5d0b9b2SMasahiro Yamada #define CONFIG_ROOTPATH			"/nfs/root/path"
163f5d0b9b2SMasahiro Yamada #define CONFIG_NFSBOOTCOMMAND						\
164f5d0b9b2SMasahiro Yamada 	"setenv bootargs $bootargs root=/dev/nfs rw "			\
165f5d0b9b2SMasahiro Yamada 	"nfsroot=$serverip:$rootpath "					\
166f5d0b9b2SMasahiro Yamada 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off;" \
167d566f754SMasahiro Yamada 		"run __nfsboot"
168f5d0b9b2SMasahiro Yamada 
169421376aeSMasahiro Yamada #ifdef CONFIG_FIT
170421376aeSMasahiro Yamada #define CONFIG_BOOTFILE			"fitImage"
171421376aeSMasahiro Yamada #define LINUXBOOT_ENV_SETTINGS \
172421376aeSMasahiro Yamada 	"fit_addr=0x00100000\0" \
173421376aeSMasahiro Yamada 	"fit_addr_r=0x84100000\0" \
174421376aeSMasahiro Yamada 	"fit_size=0x00f00000\0" \
1755451b777SMasahiro Yamada 	"norboot=setexpr fit_addr $nor_base + $fit_addr &&" \
176421376aeSMasahiro Yamada 		"bootm $fit_addr\0" \
1775451b777SMasahiro Yamada 	"nandboot=nand read $fit_addr_r $fit_addr $fit_size &&" \
178e037db0cSMasahiro Yamada 		"bootm $fit_addr_r\0" \
1795451b777SMasahiro Yamada 	"tftpboot=tftpboot $fit_addr_r $bootfile &&" \
180d566f754SMasahiro Yamada 		"bootm $fit_addr_r\0" \
181d566f754SMasahiro Yamada 	"__nfsboot=run tftpboot\0"
182421376aeSMasahiro Yamada #else
1839d0c2cebSMasahiro Yamada #ifdef CONFIG_ARM64
18499b85170SMasahiro Yamada #define CONFIG_BOOTFILE			"Image.gz"
1859d0c2cebSMasahiro Yamada #define LINUXBOOT_CMD			"booti"
18699b85170SMasahiro Yamada #define KERNEL_ADDR_LOAD		"kernel_addr_load=0x84200000\0"
1879d0c2cebSMasahiro Yamada #define KERNEL_ADDR_R			"kernel_addr_r=0x80080000\0"
1889d0c2cebSMasahiro Yamada #else
18989835b35SMasahiro Yamada #define CONFIG_BOOTFILE			"zImage"
1909d0c2cebSMasahiro Yamada #define LINUXBOOT_CMD			"bootz"
19199b85170SMasahiro Yamada #define KERNEL_ADDR_LOAD		"kernel_addr_load=0x80208000\0"
1929d0c2cebSMasahiro Yamada #define KERNEL_ADDR_R			"kernel_addr_r=0x80208000\0"
1939d0c2cebSMasahiro Yamada #endif
194421376aeSMasahiro Yamada #define LINUXBOOT_ENV_SETTINGS \
195421376aeSMasahiro Yamada 	"fdt_addr=0x00100000\0" \
196421376aeSMasahiro Yamada 	"fdt_addr_r=0x84100000\0" \
197421376aeSMasahiro Yamada 	"fdt_size=0x00008000\0" \
198421376aeSMasahiro Yamada 	"kernel_addr=0x00200000\0" \
19999b85170SMasahiro Yamada 	KERNEL_ADDR_LOAD \
2009d0c2cebSMasahiro Yamada 	KERNEL_ADDR_R \
20199b85170SMasahiro Yamada 	"kernel_size=0x00800000\0" \
20299b85170SMasahiro Yamada 	"ramdisk_addr=0x00a00000\0" \
203421376aeSMasahiro Yamada 	"ramdisk_addr_r=0x84a00000\0" \
204421376aeSMasahiro Yamada 	"ramdisk_size=0x00600000\0" \
205e037db0cSMasahiro Yamada 	"ramdisk_file=rootfs.cpio.uboot\0" \
206cd5d9565SMasahiro Yamada 	"boot_common=setexpr bootm_low $kernel_addr_r '&' fe000000 && " \
20799b85170SMasahiro Yamada 		"if test $kernel_addr_load = $kernel_addr_r; then " \
20899b85170SMasahiro Yamada 			"true; " \
20999b85170SMasahiro Yamada 		"else " \
21099b85170SMasahiro Yamada 			"unzip $kernel_addr_load $kernel_addr_r; " \
21199b85170SMasahiro Yamada 		"fi && " \
2129d0c2cebSMasahiro Yamada 		LINUXBOOT_CMD " $kernel_addr_r $ramdisk_addr_r $fdt_addr_r\0" \
21399b85170SMasahiro Yamada 	"norboot=setexpr kernel_addr_nor $nor_base + $kernel_addr && " \
21499b85170SMasahiro Yamada 		"setexpr kernel_size_div4 $kernel_size / 4 && " \
21599b85170SMasahiro Yamada 		"cp $kernel_addr_nor $kernel_addr_load $kernel_size_div4 && " \
216c0df1fafSMasahiro Yamada 		"setexpr ramdisk_addr_nor $nor_base + $ramdisk_addr && " \
217c0df1fafSMasahiro Yamada 		"setexpr ramdisk_size_div4 $ramdisk_size / 4 && " \
218c0df1fafSMasahiro Yamada 		"cp $ramdisk_addr_nor $ramdisk_addr_r $ramdisk_size_div4 && " \
219c0df1fafSMasahiro Yamada 		"setexpr fdt_addr_nor $nor_base + $fdt_addr && " \
220c0df1fafSMasahiro Yamada 		"setexpr fdt_size_div4 $fdt_size / 4 && " \
221c0df1fafSMasahiro Yamada 		"cp $fdt_addr_nor $fdt_addr_r $fdt_size_div4 && " \
222cd5d9565SMasahiro Yamada 		"run boot_common\0" \
22399b85170SMasahiro Yamada 	"nandboot=nand read $kernel_addr_load $kernel_addr $kernel_size && " \
224421376aeSMasahiro Yamada 		"nand read $ramdisk_addr_r $ramdisk_addr $ramdisk_size &&" \
225421376aeSMasahiro Yamada 		"nand read $fdt_addr_r $fdt_addr $fdt_size &&" \
226cd5d9565SMasahiro Yamada 		"run boot_common\0" \
22799b85170SMasahiro Yamada 	"tftpboot=tftpboot $kernel_addr_load $bootfile && " \
228e037db0cSMasahiro Yamada 		"tftpboot $ramdisk_addr_r $ramdisk_file &&" \
229e037db0cSMasahiro Yamada 		"tftpboot $fdt_addr_r $fdt_file &&" \
230d566f754SMasahiro Yamada 		"run boot_common\0" \
23199b85170SMasahiro Yamada 	"__nfsboot=tftpboot $kernel_addr_load $bootfile && " \
232d566f754SMasahiro Yamada 		"tftpboot $fdt_addr_r $fdt_file &&" \
233d566f754SMasahiro Yamada 		"setenv ramdisk_addr_r - &&" \
234cd5d9565SMasahiro Yamada 		"run boot_common\0"
235421376aeSMasahiro Yamada #endif
236421376aeSMasahiro Yamada 
237f5d0b9b2SMasahiro Yamada #define	CONFIG_EXTRA_ENV_SETTINGS				\
238f5d0b9b2SMasahiro Yamada 	"netdev=eth0\0"						\
239f5d0b9b2SMasahiro Yamada 	"verify=n\0"						\
240c0df1fafSMasahiro Yamada 	"initrd_high=0xffffffffffffffff\0"			\
24190a6e929SMasahiro Yamada 	"nor_base=0x42000000\0"					\
24261a4f5bdSMasahiro Yamada 	"sramupdate=setexpr tmp_addr $nor_base + 0x50000 &&"	\
243*b7b43036SMasahiro Yamada 		"tftpboot $tmp_addr $second_image && " \
244c0efc314SMasahiro Yamada 		"setexpr tmp_addr $nor_base + 0x70000 && " \
245*b7b43036SMasahiro Yamada 		"tftpboot $tmp_addr $third_image\0" \
246c231c436SMasahiro Yamada 	"emmcupdate=mmcsetn &&"					\
247c231c436SMasahiro Yamada 		"mmc partconf $mmc_first_dev 0 1 1 &&"		\
248*b7b43036SMasahiro Yamada 		"tftpboot $second_image && " \
249c0efc314SMasahiro Yamada 		"mmc write $loadaddr 0 100 && " \
250*b7b43036SMasahiro Yamada 		"tftpboot $third_image && " \
251c0efc314SMasahiro Yamada 		"mmc write $loadaddr 100 700\0" \
252421376aeSMasahiro Yamada 	"nandupdate=nand erase 0 0x00100000 &&"			\
253*b7b43036SMasahiro Yamada 		"tftpboot $second_image && " \
254c0efc314SMasahiro Yamada 		"nand write $loadaddr 0 0x00020000 && " \
255*b7b43036SMasahiro Yamada 		"tftpboot $third_image && " \
256c0efc314SMasahiro Yamada 		"nand write $loadaddr 0x00020000 0x000e0000\0" \
257*b7b43036SMasahiro Yamada 	BOOT_IMAGES \
258421376aeSMasahiro Yamada 	LINUXBOOT_ENV_SETTINGS
259f5d0b9b2SMasahiro Yamada 
26017bd4a21SMasahiro Yamada #define CONFIG_SYS_BOOTMAPSZ			0x20000000
26117bd4a21SMasahiro Yamada 
262cf88affaSMasahiro Yamada #define CONFIG_SYS_SDRAM_BASE		0x80000000
2633e9952beSMasahiro Yamada #define CONFIG_NR_DRAM_BANKS		3
26423869698SMasahiro Yamada /* for LD20; the last 64 byte is used for dynamic DDR PHY training */
26523869698SMasahiro Yamada #define CONFIG_SYS_MEM_TOP_HIDE		64
266f5d0b9b2SMasahiro Yamada 
2673e0cfaa0SMasahiro Yamada #define CONFIG_PANIC_HANG
2683e0cfaa0SMasahiro Yamada 
2693e0cfaa0SMasahiro Yamada #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_TEXT_BASE)
2703e0cfaa0SMasahiro Yamada 
2713e0cfaa0SMasahiro Yamada /* only for SPL */
2729d0c2cebSMasahiro Yamada #if defined(CONFIG_ARM64)
2739d0c2cebSMasahiro Yamada #define CONFIG_SPL_TEXT_BASE		0x30000000
2749d0c2cebSMasahiro Yamada #elif defined(CONFIG_ARCH_UNIPHIER_SLD3) || \
2759d0c2cebSMasahiro Yamada 	defined(CONFIG_ARCH_UNIPHIER_LD4) || \
276ea65c980SMasahiro Yamada 	defined(CONFIG_ARCH_UNIPHIER_SLD8)
277f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_TEXT_BASE		0x00040000
278323d1f9dSMasahiro Yamada #else
279f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_TEXT_BASE		0x00100000
280f5d0b9b2SMasahiro Yamada #endif
281f5d0b9b2SMasahiro Yamada 
282667dbcd0SMasahiro Yamada #if defined(CONFIG_ARCH_UNIPHIER_LD11)
283667dbcd0SMasahiro Yamada #define CONFIG_SPL_STACK		(0x30014c00)
284667dbcd0SMasahiro Yamada #elif defined(CONFIG_ARCH_UNIPHIER_LD20)
2859d0c2cebSMasahiro Yamada #define CONFIG_SPL_STACK		(0x3001c000)
2869d0c2cebSMasahiro Yamada #else
287755c7d9aSMasahiro Yamada #define CONFIG_SPL_STACK		(0x00100000)
2889d0c2cebSMasahiro Yamada #endif
289a286039bSMasahiro Yamada 
290f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_FRAMEWORK
291adb3928fSMasahiro Yamada #ifdef CONFIG_ARM64
292adb3928fSMasahiro Yamada #define CONFIG_SPL_BOARD_LOAD_IMAGE
2939d0c2cebSMasahiro Yamada #endif
294f5d0b9b2SMasahiro Yamada 
295f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_BOARD_INIT
296f5d0b9b2SMasahiro Yamada 
297c0efc314SMasahiro Yamada #define CONFIG_SYS_NAND_U_BOOT_OFFS		0x20000
298cbbc2d80SMasahiro Yamada 
299d085ecd6SMasahiro Yamada /* subtract sizeof(struct image_header) */
300c0efc314SMasahiro Yamada #define CONFIG_SYS_UBOOT_BASE			(0x70000 - 0x40)
301f5d0b9b2SMasahiro Yamada 
302d085ecd6SMasahiro Yamada #define CONFIG_SPL_TARGET			"u-boot-with-spl.bin"
3036a3cffe8SMasahiro Yamada #define CONFIG_SPL_MAX_FOOTPRINT		0x10000
304c0efc314SMasahiro Yamada #if defined(CONFIG_ARCH_UNIPHIER_LD20)
305c0efc314SMasahiro Yamada #define CONFIG_SPL_MAX_SIZE			0x14000
306c0efc314SMasahiro Yamada #else
30786c3345aSMasahiro Yamada #define CONFIG_SPL_MAX_SIZE			0x10000
308c0efc314SMasahiro Yamada #endif
309667dbcd0SMasahiro Yamada #if defined(CONFIG_ARCH_UNIPHIER_LD11)
310667dbcd0SMasahiro Yamada #define CONFIG_SPL_BSS_START_ADDR		0x30012000
311667dbcd0SMasahiro Yamada #elif defined(CONFIG_ARCH_UNIPHIER_LD20)
3129d0c2cebSMasahiro Yamada #define CONFIG_SPL_BSS_START_ADDR		0x30016000
313667dbcd0SMasahiro Yamada #endif
3149d0c2cebSMasahiro Yamada #define CONFIG_SPL_BSS_MAX_SIZE			0x2000
3156a3cffe8SMasahiro Yamada 
316c0efc314SMasahiro Yamada #define CONFIG_SPL_PAD_TO			0x20000
317c0efc314SMasahiro Yamada 
318f5d0b9b2SMasahiro Yamada #endif /* __CONFIG_UNIPHIER_COMMON_H__ */
319