1f5d0b9b2SMasahiro Yamada /* 2f5d0b9b2SMasahiro Yamada * Copyright (C) 2012-2014 Panasonic Corporation 3f5d0b9b2SMasahiro Yamada * Author: Masahiro Yamada <yamada.m@jp.panasonic.com> 4f5d0b9b2SMasahiro Yamada * 5f5d0b9b2SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 6f5d0b9b2SMasahiro Yamada */ 7f5d0b9b2SMasahiro Yamada 8f5d0b9b2SMasahiro Yamada /* U-boot - Common settings for UniPhier Family */ 9f5d0b9b2SMasahiro Yamada 10f5d0b9b2SMasahiro Yamada #ifndef __CONFIG_UNIPHIER_COMMON_H__ 11f5d0b9b2SMasahiro Yamada #define __CONFIG_UNIPHIER_COMMON_H__ 12f5d0b9b2SMasahiro Yamada 13f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_PRO4) 14f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH0 2 15f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH1 2 16f5d0b9b2SMasahiro Yamada 17f5d0b9b2SMasahiro Yamada /* Physical start address of SDRAM */ 18f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_BASE 0x80000000 19f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_SIZE 0x20000000 20f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_BASE 0xa0000000 21f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_SIZE 0x20000000 22f5d0b9b2SMasahiro Yamada #endif 23f5d0b9b2SMasahiro Yamada 24f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_LD4) 25f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH0 1 26f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH1 1 27f5d0b9b2SMasahiro Yamada 28f5d0b9b2SMasahiro Yamada /* Physical start address of SDRAM */ 29f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_BASE 0x80000000 30f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_SIZE 0x10000000 31f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_BASE 0x90000000 32f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_SIZE 0x10000000 33f5d0b9b2SMasahiro Yamada #endif 34f5d0b9b2SMasahiro Yamada 35f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_SLD8) 36f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH0 1 37f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH1 1 38f5d0b9b2SMasahiro Yamada 39f5d0b9b2SMasahiro Yamada /* Physical start address of SDRAM */ 40f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_BASE 0x80000000 41f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_SIZE 0x10000000 42f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_BASE 0x90000000 43f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_SIZE 0x10000000 44f5d0b9b2SMasahiro Yamada #endif 45f5d0b9b2SMasahiro Yamada 46f5d0b9b2SMasahiro Yamada /* 47f5d0b9b2SMasahiro Yamada * Support card address map 48f5d0b9b2SMasahiro Yamada */ 49f5d0b9b2SMasahiro Yamada #if defined(CONFIG_PFC_MICRO_SUPPORT_CARD) 50f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_BASE 0x03f00000 51f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_ETHER_BASE (CONFIG_SUPPORT_CARD_BASE + 0x00000000) 52f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_LED_BASE (CONFIG_SUPPORT_CARD_BASE + 0x00090000) 53f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_UART_BASE (CONFIG_SUPPORT_CARD_BASE + 0x000b0000) 54f5d0b9b2SMasahiro Yamada #endif 55f5d0b9b2SMasahiro Yamada 56f5d0b9b2SMasahiro Yamada #if defined(CONFIG_DCC_MICRO_SUPPORT_CARD) 57f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_BASE 0x08000000 58f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_ETHER_BASE (CONFIG_SUPPORT_CARD_BASE + 0x00000000) 59f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_LED_BASE (CONFIG_SUPPORT_CARD_BASE + 0x00401630) 60f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_UART_BASE (CONFIG_SUPPORT_CARD_BASE + 0x00200000) 61f5d0b9b2SMasahiro Yamada #endif 62f5d0b9b2SMasahiro Yamada 63f5d0b9b2SMasahiro Yamada #ifdef CONFIG_SYS_NS16550_SERIAL 64f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550 65f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_COM1 CONFIG_SUPPORT_CARD_UART_BASE 66f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_CLK 12288000 67f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_REG_SIZE -2 68f5d0b9b2SMasahiro Yamada #endif 69f5d0b9b2SMasahiro Yamada 70f5d0b9b2SMasahiro Yamada /* TODO: move to Kconfig and device tree */ 71f5d0b9b2SMasahiro Yamada #if 0 72f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_SERIAL 73f5d0b9b2SMasahiro Yamada #endif 74f5d0b9b2SMasahiro Yamada 75f5d0b9b2SMasahiro Yamada #define CONFIG_SMC911X 76f5d0b9b2SMasahiro Yamada 77f5d0b9b2SMasahiro Yamada #define CONFIG_SMC911X_BASE CONFIG_SUPPORT_CARD_ETHER_BASE 78f5d0b9b2SMasahiro Yamada #define CONFIG_SMC911X_32_BIT 79f5d0b9b2SMasahiro Yamada 80f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MALLOC_F_LEN 0x2000 81f5d0b9b2SMasahiro Yamada 82f5d0b9b2SMasahiro Yamada /*----------------------------------------------------------------------- 83f5d0b9b2SMasahiro Yamada * MMU and Cache Setting 84f5d0b9b2SMasahiro Yamada *----------------------------------------------------------------------*/ 85f5d0b9b2SMasahiro Yamada 86f5d0b9b2SMasahiro Yamada /* Comment out the following to enable L1 cache */ 87f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_ICACHE_OFF */ 88f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_DCACHE_OFF */ 89f5d0b9b2SMasahiro Yamada 90f5d0b9b2SMasahiro Yamada /* Comment out the following to enable L2 cache */ 91f5d0b9b2SMasahiro Yamada #define CONFIG_UNIPHIER_L2CACHE_ON 92f5d0b9b2SMasahiro Yamada 93f5d0b9b2SMasahiro Yamada #define CONFIG_DISPLAY_CPUINFO 94f5d0b9b2SMasahiro Yamada #define CONFIG_DISPLAY_BOARDINFO 957a3620b2SMasahiro Yamada #define CONFIG_BOARD_EARLY_INIT_R 96f5d0b9b2SMasahiro Yamada #define CONFIG_BOARD_LATE_INIT 97f5d0b9b2SMasahiro Yamada 98f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 99f5d0b9b2SMasahiro Yamada 100f5d0b9b2SMasahiro Yamada #define CONFIG_TIMESTAMP 101f5d0b9b2SMasahiro Yamada 102f5d0b9b2SMasahiro Yamada /* FLASH related */ 103f5d0b9b2SMasahiro Yamada #define CONFIG_MTD_DEVICE 104f5d0b9b2SMasahiro Yamada 105f5d0b9b2SMasahiro Yamada /* 106f5d0b9b2SMasahiro Yamada * uncomment the following to disable FLASH related code. 107f5d0b9b2SMasahiro Yamada */ 108f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_NO_FLASH */ 109f5d0b9b2SMasahiro Yamada 110f5d0b9b2SMasahiro Yamada #define CONFIG_FLASH_CFI_DRIVER 111f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_FLASH_CFI 112f5d0b9b2SMasahiro Yamada 113f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAX_FLASH_SECT 256 114f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MONITOR_BASE 0 115f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_FLASH_BASE 0 116f5d0b9b2SMasahiro Yamada 117f5d0b9b2SMasahiro Yamada /* 118f5d0b9b2SMasahiro Yamada * flash_toggle does not work for out supoort card. 119f5d0b9b2SMasahiro Yamada * We need to use flash_status_poll. 120f5d0b9b2SMasahiro Yamada */ 121f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_CFI_FLASH_STATUS_POLL 122f5d0b9b2SMasahiro Yamada 123f5d0b9b2SMasahiro Yamada #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 124f5d0b9b2SMasahiro Yamada 1257a3620b2SMasahiro Yamada #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2 126f5d0b9b2SMasahiro Yamada 127f5d0b9b2SMasahiro Yamada /* serial console configuration */ 128f5d0b9b2SMasahiro Yamada #define CONFIG_BAUDRATE 115200 129f5d0b9b2SMasahiro Yamada 130f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_GENERIC_BOARD 131f5d0b9b2SMasahiro Yamada 132f5d0b9b2SMasahiro Yamada #if !defined(CONFIG_SPL_BUILD) 133f5d0b9b2SMasahiro Yamada #define CONFIG_USE_ARCH_MEMSET 134f5d0b9b2SMasahiro Yamada #define CONFIG_USE_ARCH_MEMCPY 135f5d0b9b2SMasahiro Yamada #endif 136f5d0b9b2SMasahiro Yamada 137f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_LONGHELP /* undef to save memory */ 138f5d0b9b2SMasahiro Yamada 139f5d0b9b2SMasahiro Yamada #define CONFIG_CMDLINE_EDITING /* add command line history */ 140f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 141f5d0b9b2SMasahiro Yamada /* Print Buffer Size */ 142f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 143f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 144f5d0b9b2SMasahiro Yamada /* Boot Argument Buffer Size */ 145f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 146f5d0b9b2SMasahiro Yamada 147f5d0b9b2SMasahiro Yamada #define CONFIG_CONS_INDEX 1 148f5d0b9b2SMasahiro Yamada 149f5d0b9b2SMasahiro Yamada /* 150f5d0b9b2SMasahiro Yamada * For NAND booting the environment is embedded in the U-Boot image. Please take 151f5d0b9b2SMasahiro Yamada * look at the file board/amcc/canyonlands/u-boot-nand.lds for details. 152f5d0b9b2SMasahiro Yamada */ 153f5d0b9b2SMasahiro Yamada /* #define CONFIG_ENV_IS_IN_NAND */ 154f5d0b9b2SMasahiro Yamada #define CONFIG_ENV_IS_NOWHERE 155f5d0b9b2SMasahiro Yamada #define CONFIG_ENV_SIZE 0x2000 156f5d0b9b2SMasahiro Yamada #define CONFIG_ENV_OFFSET 0x0 157f5d0b9b2SMasahiro Yamada /* #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) */ 158f5d0b9b2SMasahiro Yamada 159f5d0b9b2SMasahiro Yamada /* Time clock 1MHz */ 160f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_TIMER_RATE 1000000 161f5d0b9b2SMasahiro Yamada 162f5d0b9b2SMasahiro Yamada /* 163f5d0b9b2SMasahiro Yamada * By default, ARP timeout is 5 sec. 164f5d0b9b2SMasahiro Yamada * The first ARP request does not seem to work. 165f5d0b9b2SMasahiro Yamada * So we need to retry ARP request anyway. 166f5d0b9b2SMasahiro Yamada * We want to shrink the interval until the second ARP request. 167f5d0b9b2SMasahiro Yamada */ 168f5d0b9b2SMasahiro Yamada #define CONFIG_ARP_TIMEOUT 500UL /* 0.5 msec */ 169f5d0b9b2SMasahiro Yamada 170f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAX_NAND_DEVICE 1 171f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_MAX_CHIPS 2 172f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_ONFI_DETECTION 173f5d0b9b2SMasahiro Yamada 174f5d0b9b2SMasahiro Yamada #define CONFIG_NAND_DENALI_ECC_SIZE 1024 175f5d0b9b2SMasahiro Yamada 176f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_REGS_BASE 0x68100000 177f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_DATA_BASE 0x68000000 178f5d0b9b2SMasahiro Yamada 179f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10) 180f5d0b9b2SMasahiro Yamada 181f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_USE_FLASH_BBT 182f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 183f5d0b9b2SMasahiro Yamada 184f5d0b9b2SMasahiro Yamada /* USB */ 185f5d0b9b2SMasahiro Yamada #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 186f5d0b9b2SMasahiro Yamada #define CONFIG_CMD_FAT 187f5d0b9b2SMasahiro Yamada #define CONFIG_FAT_WRITE 188f5d0b9b2SMasahiro Yamada #define CONFIG_DOS_PARTITION 189f5d0b9b2SMasahiro Yamada 190f5d0b9b2SMasahiro Yamada /* memtest works on */ 191f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 192f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x01000000) 193f5d0b9b2SMasahiro Yamada 194f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTDELAY 3 195f5d0b9b2SMasahiro Yamada #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ 196f5d0b9b2SMasahiro Yamada #define CONFIG_AUTOBOOT_KEYED 1 197f5d0b9b2SMasahiro Yamada #define CONFIG_AUTOBOOT_PROMPT \ 198f5d0b9b2SMasahiro Yamada "Press SPACE to abort autoboot in %d seconds\n", bootdelay 199f5d0b9b2SMasahiro Yamada #define CONFIG_AUTOBOOT_DELAY_STR "d" 200f5d0b9b2SMasahiro Yamada #define CONFIG_AUTOBOOT_STOP_STR " " 201f5d0b9b2SMasahiro Yamada 202f5d0b9b2SMasahiro Yamada /* 203f5d0b9b2SMasahiro Yamada * Network Configuration 204f5d0b9b2SMasahiro Yamada */ 205f5d0b9b2SMasahiro Yamada #define CONFIG_ETHADDR 00:21:83:24:00:00 206f5d0b9b2SMasahiro Yamada #define CONFIG_SERVERIP 192.168.11.1 207f5d0b9b2SMasahiro Yamada #define CONFIG_IPADDR 192.168.11.10 208f5d0b9b2SMasahiro Yamada #define CONFIG_GATEWAYIP 192.168.11.1 209f5d0b9b2SMasahiro Yamada #define CONFIG_NETMASK 255.255.255.0 210f5d0b9b2SMasahiro Yamada 211f5d0b9b2SMasahiro Yamada #define CONFIG_LOADADDR 0x84000000 212f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 213f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTFILE "fit.itb" 214f5d0b9b2SMasahiro Yamada 215f5d0b9b2SMasahiro Yamada #define CONFIG_CMDLINE_EDITING /* add command line history */ 216f5d0b9b2SMasahiro Yamada 217f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTCOMMAND "run $bootmode" 218f5d0b9b2SMasahiro Yamada 219f5d0b9b2SMasahiro Yamada #define CONFIG_ROOTPATH "/nfs/root/path" 220f5d0b9b2SMasahiro Yamada #define CONFIG_NFSBOOTCOMMAND \ 221f5d0b9b2SMasahiro Yamada "setenv bootargs $bootargs root=/dev/nfs rw " \ 222f5d0b9b2SMasahiro Yamada "nfsroot=$serverip:$rootpath " \ 223f5d0b9b2SMasahiro Yamada "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off;" \ 224f5d0b9b2SMasahiro Yamada "tftpboot; bootm;" 225f5d0b9b2SMasahiro Yamada 226f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTARGS " user_debug=0x1f init=/sbin/init" 227f5d0b9b2SMasahiro Yamada 228f5d0b9b2SMasahiro Yamada #define CONFIG_EXTRA_ENV_SETTINGS \ 229f5d0b9b2SMasahiro Yamada "netdev=eth0\0" \ 230f5d0b9b2SMasahiro Yamada "image_offset=0x00080000\0" \ 231f5d0b9b2SMasahiro Yamada "image_size=0x00f00000\0" \ 232f5d0b9b2SMasahiro Yamada "verify=n\0" \ 233f5d0b9b2SMasahiro Yamada "norboot=run add_default_bootargs;" \ 234f5d0b9b2SMasahiro Yamada "bootm $image_offset\0" \ 235f5d0b9b2SMasahiro Yamada "nandboot=run add_default_bootargs;" \ 236f5d0b9b2SMasahiro Yamada "nand read $loadaddr $image_offset $image_size;" \ 237f5d0b9b2SMasahiro Yamada "bootm\0" \ 238f5d0b9b2SMasahiro Yamada "add_default_bootargs=setenv bootargs $bootargs" \ 239f5d0b9b2SMasahiro Yamada " console=ttyS0,$baudrate\0" \ 240f5d0b9b2SMasahiro Yamada 241f5d0b9b2SMasahiro Yamada /* Open Firmware flat tree */ 242f5d0b9b2SMasahiro Yamada #define CONFIG_OF_LIBFDT 243f5d0b9b2SMasahiro Yamada 244f5d0b9b2SMasahiro Yamada #define CONFIG_HAVE_ARM_SECURE 245f5d0b9b2SMasahiro Yamada 246f5d0b9b2SMasahiro Yamada /* Memory Size & Mapping */ 247f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SDRAM_BASE CONFIG_SDRAM0_BASE 248f5d0b9b2SMasahiro Yamada 249f5d0b9b2SMasahiro Yamada #if CONFIG_SDRAM0_BASE + CONFIG_SDRAM0_SIZE >= CONFIG_SDRAM1_BASE 250f5d0b9b2SMasahiro Yamada /* Thre is no memory hole */ 251f5d0b9b2SMasahiro Yamada #define CONFIG_NR_DRAM_BANKS 1 252f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SDRAM_SIZE (CONFIG_SDRAM0_SIZE + CONFIG_SDRAM1_SIZE) 253f5d0b9b2SMasahiro Yamada #else 254f5d0b9b2SMasahiro Yamada #define CONFIG_NR_DRAM_BANKS 2 255f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SDRAM_SIZE (CONFIG_SDRAM0_SIZE) 256f5d0b9b2SMasahiro Yamada #endif 257f5d0b9b2SMasahiro Yamada 258f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_TEXT_BASE 0x84000000 259f5d0b9b2SMasahiro Yamada 260f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_LD4) || defined(CONFIG_MACH_PH1_SLD8) 261f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_TEXT_BASE 0x00040000 262f5d0b9b2SMasahiro Yamada #endif 263f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_PRO4) 264f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_TEXT_BASE 0x00100000 265f5d0b9b2SMasahiro Yamada #endif 266f5d0b9b2SMasahiro Yamada 267f5d0b9b2SMasahiro Yamada #define CONFIG_BOARD_POSTCLK_INIT 268f5d0b9b2SMasahiro Yamada 269f5d0b9b2SMasahiro Yamada #ifndef CONFIG_SPL_BUILD 270f5d0b9b2SMasahiro Yamada #define CONFIG_SKIP_LOWLEVEL_INIT 271f5d0b9b2SMasahiro Yamada #endif 272f5d0b9b2SMasahiro Yamada 273f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SPL_MALLOC_START (0x0ff00000) 274f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SPL_MALLOC_SIZE (0x00004000) 275f5d0b9b2SMasahiro Yamada 276*7e421d64SMasahiro Yamada #ifdef CONFIG_SPL_BUILD 277f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_INIT_SP_ADDR (0x0ff08000) 278*7e421d64SMasahiro Yamada #else 279*7e421d64SMasahiro Yamada #define CONFIG_SYS_INIT_SP_ADDR ((CONFIG_SYS_TEXT_BASE) - 0x00001000) 280*7e421d64SMasahiro Yamada #endif 281f5d0b9b2SMasahiro Yamada 282f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_FRAMEWORK 283f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_NAND_SUPPORT 284f5d0b9b2SMasahiro Yamada 285f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_LIBCOMMON_SUPPORT /* for mem_malloc_init */ 286f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_LIBGENERIC_SUPPORT 287f5d0b9b2SMasahiro Yamada 288f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_BOARD_INIT 289f5d0b9b2SMasahiro Yamada 290f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x10000 291f5d0b9b2SMasahiro Yamada 292f5d0b9b2SMasahiro Yamada #endif /* __CONFIG_UNIPHIER_COMMON_H__ */ 293