xref: /rk3399_rockchip-uboot/include/configs/uniphier.h (revision 421376ae42bc4bc6270fa5c812d2cffd7e73cdee)
1f5d0b9b2SMasahiro Yamada /*
2f8f35944SMasahiro Yamada  * Copyright (C) 2012-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
3f5d0b9b2SMasahiro Yamada  *
4f5d0b9b2SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
5f5d0b9b2SMasahiro Yamada  */
6f5d0b9b2SMasahiro Yamada 
7f5d0b9b2SMasahiro Yamada /* U-boot - Common settings for UniPhier Family */
8f5d0b9b2SMasahiro Yamada 
9f5d0b9b2SMasahiro Yamada #ifndef __CONFIG_UNIPHIER_COMMON_H__
10f5d0b9b2SMasahiro Yamada #define __CONFIG_UNIPHIER_COMMON_H__
11f5d0b9b2SMasahiro Yamada 
12f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_PRO4)
13f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH0 2
14f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH1 2
15f5d0b9b2SMasahiro Yamada 
16f5d0b9b2SMasahiro Yamada /* Physical start address of SDRAM */
17f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_BASE	0x80000000
18f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_SIZE	0x20000000
19f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_BASE	0xa0000000
20f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_SIZE	0x20000000
21f5d0b9b2SMasahiro Yamada #endif
22f5d0b9b2SMasahiro Yamada 
23f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_LD4)
24f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH0 1
25f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH1 1
26f5d0b9b2SMasahiro Yamada 
27f5d0b9b2SMasahiro Yamada /* Physical start address of SDRAM */
28f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_BASE	0x80000000
29f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_SIZE	0x10000000
30f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_BASE	0x90000000
31f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_SIZE	0x10000000
32f5d0b9b2SMasahiro Yamada #endif
33f5d0b9b2SMasahiro Yamada 
34f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_SLD8)
35f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH0 1
36f5d0b9b2SMasahiro Yamada #define CONFIG_DDR_NUM_CH1 1
37f5d0b9b2SMasahiro Yamada 
38f5d0b9b2SMasahiro Yamada /* Physical start address of SDRAM */
39f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_BASE	0x80000000
40f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM0_SIZE	0x10000000
41f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_BASE	0x90000000
42f5d0b9b2SMasahiro Yamada #define CONFIG_SDRAM1_SIZE	0x10000000
43f5d0b9b2SMasahiro Yamada #endif
44f5d0b9b2SMasahiro Yamada 
45233e42a9SMasahiro Yamada #define CONFIG_I2C_EEPROM
46233e42a9SMasahiro Yamada #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS  10
47233e42a9SMasahiro Yamada 
48f5d0b9b2SMasahiro Yamada /*
49f5d0b9b2SMasahiro Yamada  * Support card address map
50f5d0b9b2SMasahiro Yamada  */
51f5d0b9b2SMasahiro Yamada #if defined(CONFIG_PFC_MICRO_SUPPORT_CARD)
52f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_BASE	0x03f00000
53f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_ETHER_BASE	(CONFIG_SUPPORT_CARD_BASE + 0x00000000)
54f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_LED_BASE	(CONFIG_SUPPORT_CARD_BASE + 0x00090000)
55f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_UART_BASE	(CONFIG_SUPPORT_CARD_BASE + 0x000b0000)
56f5d0b9b2SMasahiro Yamada #endif
57f5d0b9b2SMasahiro Yamada 
58f5d0b9b2SMasahiro Yamada #if defined(CONFIG_DCC_MICRO_SUPPORT_CARD)
59f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_BASE	0x08000000
60f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_ETHER_BASE	(CONFIG_SUPPORT_CARD_BASE + 0x00000000)
61f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_LED_BASE	(CONFIG_SUPPORT_CARD_BASE + 0x00401630)
62f5d0b9b2SMasahiro Yamada # define CONFIG_SUPPORT_CARD_UART_BASE	(CONFIG_SUPPORT_CARD_BASE + 0x00200000)
63f5d0b9b2SMasahiro Yamada #endif
64f5d0b9b2SMasahiro Yamada 
65f5d0b9b2SMasahiro Yamada #ifdef CONFIG_SYS_NS16550_SERIAL
66f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550
67f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_COM1		CONFIG_SUPPORT_CARD_UART_BASE
68f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_CLK		12288000
69f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_REG_SIZE	-2
70f5d0b9b2SMasahiro Yamada #endif
71f5d0b9b2SMasahiro Yamada 
72f5d0b9b2SMasahiro Yamada /* TODO: move to Kconfig and device tree */
73f5d0b9b2SMasahiro Yamada #if 0
74f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NS16550_SERIAL
75f5d0b9b2SMasahiro Yamada #endif
76f5d0b9b2SMasahiro Yamada 
77f5d0b9b2SMasahiro Yamada #define CONFIG_SMC911X
78f5d0b9b2SMasahiro Yamada 
79f5d0b9b2SMasahiro Yamada #define CONFIG_SMC911X_BASE		CONFIG_SUPPORT_CARD_ETHER_BASE
80f5d0b9b2SMasahiro Yamada #define CONFIG_SMC911X_32_BIT
81f5d0b9b2SMasahiro Yamada 
82f5d0b9b2SMasahiro Yamada /*-----------------------------------------------------------------------
83f5d0b9b2SMasahiro Yamada  * MMU and Cache Setting
84f5d0b9b2SMasahiro Yamada  *----------------------------------------------------------------------*/
85f5d0b9b2SMasahiro Yamada 
86f5d0b9b2SMasahiro Yamada /* Comment out the following to enable L1 cache */
87f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_ICACHE_OFF */
88f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_DCACHE_OFF */
89f5d0b9b2SMasahiro Yamada 
9053c45d4eSMasahiro Yamada #define CONFIG_SYS_CACHELINE_SIZE	32
9153c45d4eSMasahiro Yamada 
92f5d0b9b2SMasahiro Yamada /* Comment out the following to enable L2 cache */
93f5d0b9b2SMasahiro Yamada #define CONFIG_UNIPHIER_L2CACHE_ON
94f5d0b9b2SMasahiro Yamada 
95f5d0b9b2SMasahiro Yamada #define CONFIG_DISPLAY_CPUINFO
96f5d0b9b2SMasahiro Yamada #define CONFIG_DISPLAY_BOARDINFO
9708fda258SMasahiro Yamada #define CONFIG_MISC_INIT_F
9884ccd791SMasahiro Yamada #define CONFIG_BOARD_EARLY_INIT_F
997a3620b2SMasahiro Yamada #define CONFIG_BOARD_EARLY_INIT_R
100f5d0b9b2SMasahiro Yamada #define CONFIG_BOARD_LATE_INIT
101f5d0b9b2SMasahiro Yamada 
102f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
103f5d0b9b2SMasahiro Yamada 
104f5d0b9b2SMasahiro Yamada #define CONFIG_TIMESTAMP
105f5d0b9b2SMasahiro Yamada 
106f5d0b9b2SMasahiro Yamada /* FLASH related */
107f5d0b9b2SMasahiro Yamada #define CONFIG_MTD_DEVICE
108f5d0b9b2SMasahiro Yamada 
109f5d0b9b2SMasahiro Yamada /*
110f5d0b9b2SMasahiro Yamada  * uncomment the following to disable FLASH related code.
111f5d0b9b2SMasahiro Yamada  */
112f5d0b9b2SMasahiro Yamada /* #define CONFIG_SYS_NO_FLASH */
113f5d0b9b2SMasahiro Yamada 
114f5d0b9b2SMasahiro Yamada #define CONFIG_FLASH_CFI_DRIVER
115f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_FLASH_CFI
116f5d0b9b2SMasahiro Yamada 
117f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAX_FLASH_SECT	256
118f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MONITOR_BASE		0
119f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_FLASH_BASE		0
120f5d0b9b2SMasahiro Yamada 
121f5d0b9b2SMasahiro Yamada /*
122f5d0b9b2SMasahiro Yamada  * flash_toggle does not work for out supoort card.
123f5d0b9b2SMasahiro Yamada  * We need to use flash_status_poll.
124f5d0b9b2SMasahiro Yamada  */
125f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_CFI_FLASH_STATUS_POLL
126f5d0b9b2SMasahiro Yamada 
127f5d0b9b2SMasahiro Yamada #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
128f5d0b9b2SMasahiro Yamada 
1297a3620b2SMasahiro Yamada #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
130f5d0b9b2SMasahiro Yamada 
131f5d0b9b2SMasahiro Yamada /* serial console configuration */
132f5d0b9b2SMasahiro Yamada #define CONFIG_BAUDRATE			115200
133f5d0b9b2SMasahiro Yamada 
134f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_GENERIC_BOARD
135f5d0b9b2SMasahiro Yamada 
136f5d0b9b2SMasahiro Yamada #if !defined(CONFIG_SPL_BUILD)
137f5d0b9b2SMasahiro Yamada #define CONFIG_USE_ARCH_MEMSET
138f5d0b9b2SMasahiro Yamada #define CONFIG_USE_ARCH_MEMCPY
139f5d0b9b2SMasahiro Yamada #endif
140f5d0b9b2SMasahiro Yamada 
141f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_LONGHELP		/* undef to save memory */
142f5d0b9b2SMasahiro Yamada 
143f5d0b9b2SMasahiro Yamada #define CONFIG_CMDLINE_EDITING		/* add command line history	*/
144f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
145f5d0b9b2SMasahiro Yamada /* Print Buffer Size */
146f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
147f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAXARGS		16	/* max number of command */
148f5d0b9b2SMasahiro Yamada /* Boot Argument Buffer Size */
149f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
150f5d0b9b2SMasahiro Yamada 
151f5d0b9b2SMasahiro Yamada #define CONFIG_CONS_INDEX		1
152f5d0b9b2SMasahiro Yamada 
153f5d0b9b2SMasahiro Yamada /*
154f5d0b9b2SMasahiro Yamada  * For NAND booting the environment is embedded in the U-Boot image. Please take
155f5d0b9b2SMasahiro Yamada  * look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
156f5d0b9b2SMasahiro Yamada  */
157f5d0b9b2SMasahiro Yamada /* #define CONFIG_ENV_IS_IN_NAND */
158f5d0b9b2SMasahiro Yamada #define CONFIG_ENV_IS_NOWHERE
159f5d0b9b2SMasahiro Yamada #define CONFIG_ENV_SIZE				0x2000
160f5d0b9b2SMasahiro Yamada #define CONFIG_ENV_OFFSET			0x0
161f5d0b9b2SMasahiro Yamada /* #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) */
162f5d0b9b2SMasahiro Yamada 
163f5d0b9b2SMasahiro Yamada /* Time clock 1MHz */
164f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_TIMER_RATE			1000000
165f5d0b9b2SMasahiro Yamada 
166f5d0b9b2SMasahiro Yamada /*
167f5d0b9b2SMasahiro Yamada  * By default, ARP timeout is 5 sec.
168f5d0b9b2SMasahiro Yamada  * The first ARP request does not seem to work.
169f5d0b9b2SMasahiro Yamada  * So we need to retry ARP request anyway.
170f5d0b9b2SMasahiro Yamada  * We want to shrink the interval until the second ARP request.
171f5d0b9b2SMasahiro Yamada  */
172f5d0b9b2SMasahiro Yamada #define CONFIG_ARP_TIMEOUT	500UL  /* 0.5 msec */
173f5d0b9b2SMasahiro Yamada 
174f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MAX_NAND_DEVICE			1
175f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_MAX_CHIPS			2
176f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_ONFI_DETECTION
177f5d0b9b2SMasahiro Yamada 
178f5d0b9b2SMasahiro Yamada #define CONFIG_NAND_DENALI_ECC_SIZE			1024
179f5d0b9b2SMasahiro Yamada 
180f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_REGS_BASE			0x68100000
181f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_DATA_BASE			0x68000000
182f5d0b9b2SMasahiro Yamada 
183f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_BASE		(CONFIG_SYS_NAND_DATA_BASE + 0x10)
184f5d0b9b2SMasahiro Yamada 
185f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_USE_FLASH_BBT
186f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_BAD_BLOCK_POS			0
187f5d0b9b2SMasahiro Yamada 
188f5d0b9b2SMasahiro Yamada /* USB */
189f5d0b9b2SMasahiro Yamada #define CONFIG_USB_MAX_CONTROLLER_COUNT		2
19053c45d4eSMasahiro Yamada #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS	4
191f5d0b9b2SMasahiro Yamada #define CONFIG_CMD_FAT
192f5d0b9b2SMasahiro Yamada #define CONFIG_FAT_WRITE
193f5d0b9b2SMasahiro Yamada #define CONFIG_DOS_PARTITION
194f5d0b9b2SMasahiro Yamada 
195f5d0b9b2SMasahiro Yamada /* memtest works on */
196f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
197f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_SDRAM_BASE + 0x01000000)
198f5d0b9b2SMasahiro Yamada 
199f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTDELAY			3
200f5d0b9b2SMasahiro Yamada #define CONFIG_ZERO_BOOTDELAY_CHECK	/* check for keypress on bootdelay==0 */
201f5d0b9b2SMasahiro Yamada 
202f5d0b9b2SMasahiro Yamada /*
203f5d0b9b2SMasahiro Yamada  * Network Configuration
204f5d0b9b2SMasahiro Yamada  */
205f5d0b9b2SMasahiro Yamada #define CONFIG_SERVERIP			192.168.11.1
206f5d0b9b2SMasahiro Yamada #define CONFIG_IPADDR			192.168.11.10
207f5d0b9b2SMasahiro Yamada #define CONFIG_GATEWAYIP		192.168.11.1
208f5d0b9b2SMasahiro Yamada #define CONFIG_NETMASK			255.255.255.0
209f5d0b9b2SMasahiro Yamada 
210f5d0b9b2SMasahiro Yamada #define CONFIG_LOADADDR			0x84000000
211f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
212f5d0b9b2SMasahiro Yamada 
213f5d0b9b2SMasahiro Yamada #define CONFIG_CMDLINE_EDITING		/* add command line history	*/
214f5d0b9b2SMasahiro Yamada 
215f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTCOMMAND		"run $bootmode"
216f5d0b9b2SMasahiro Yamada 
217f5d0b9b2SMasahiro Yamada #define CONFIG_ROOTPATH			"/nfs/root/path"
218f5d0b9b2SMasahiro Yamada #define CONFIG_NFSBOOTCOMMAND						\
219f5d0b9b2SMasahiro Yamada 	"setenv bootargs $bootargs root=/dev/nfs rw "			\
220f5d0b9b2SMasahiro Yamada 	"nfsroot=$serverip:$rootpath "					\
221f5d0b9b2SMasahiro Yamada 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off;" \
222f5d0b9b2SMasahiro Yamada 	"tftpboot; bootm;"
223f5d0b9b2SMasahiro Yamada 
224f5d0b9b2SMasahiro Yamada #define CONFIG_BOOTARGS		" user_debug=0x1f init=/sbin/init"
225f5d0b9b2SMasahiro Yamada 
226*421376aeSMasahiro Yamada #ifdef CONFIG_FIT
227*421376aeSMasahiro Yamada #define CONFIG_BOOTFILE			"fitImage"
228*421376aeSMasahiro Yamada #define LINUXBOOT_ENV_SETTINGS \
229*421376aeSMasahiro Yamada 	"fit_addr=0x00100000\0" \
230*421376aeSMasahiro Yamada 	"fit_addr_r=0x84100000\0" \
231*421376aeSMasahiro Yamada 	"fit_size=0x00f00000\0" \
232*421376aeSMasahiro Yamada 	"norboot=run add_default_bootargs &&" \
233*421376aeSMasahiro Yamada 		"bootm $fit_addr\0" \
234*421376aeSMasahiro Yamada 	"nandboot=run add_default_bootargs &&" \
235*421376aeSMasahiro Yamada 		"nand read $fit_addr_r $fit_addr $fit_size &&" \
236*421376aeSMasahiro Yamada 		"bootm $fit_addr_r\0"
237*421376aeSMasahiro Yamada #else
238*421376aeSMasahiro Yamada #define CONFIG_BOOTFILE			"uImage"
239*421376aeSMasahiro Yamada #define LINUXBOOT_ENV_SETTINGS \
240*421376aeSMasahiro Yamada 	"fdt_addr=0x00100000\0" \
241*421376aeSMasahiro Yamada 	"fdt_addr_r=0x84100000\0" \
242*421376aeSMasahiro Yamada 	"fdt_size=0x00008000\0" \
243*421376aeSMasahiro Yamada 	"kernel_addr=0x00200000\0" \
244*421376aeSMasahiro Yamada 	"kernel_addr_r=0x84200000\0" \
245*421376aeSMasahiro Yamada 	"kernel_size=0x00800000\0" \
246*421376aeSMasahiro Yamada 	"ramdisk_addr=0x00a00000\0" \
247*421376aeSMasahiro Yamada 	"ramdisk_addr_r=0x84a00000\0" \
248*421376aeSMasahiro Yamada 	"ramdisk_size=0x00600000\0" \
249*421376aeSMasahiro Yamada 	"norboot=run add_default_bootargs &&" \
250*421376aeSMasahiro Yamada 		"bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
251*421376aeSMasahiro Yamada 	"nandboot=run add_default_bootargs &&" \
252*421376aeSMasahiro Yamada 		"nand read $kernel_addr_r $kernel_addr $kernel_size &&" \
253*421376aeSMasahiro Yamada 		"nand read $ramdisk_addr_r $ramdisk_addr $ramdisk_size &&" \
254*421376aeSMasahiro Yamada 		"nand read $fdt_addr_r $fdt_addr $fdt_size &&" \
255*421376aeSMasahiro Yamada 		"bootm $kernel_addr_r $ramdisk_addr_r $fdt_addr_r\0"
256*421376aeSMasahiro Yamada #endif
257*421376aeSMasahiro Yamada 
258f5d0b9b2SMasahiro Yamada #define	CONFIG_EXTRA_ENV_SETTINGS				\
259f5d0b9b2SMasahiro Yamada 	"netdev=eth0\0"						\
260f5d0b9b2SMasahiro Yamada 	"verify=n\0"						\
261*421376aeSMasahiro Yamada 	"nandupdate=nand erase 0 0x00100000 &&"			\
26275bc8e85SMasahiro Yamada 		"tftpboot u-boot-spl.bin &&"			\
263*421376aeSMasahiro Yamada 		"nand write $loadaddr 0 0x00010000 &&"		\
26475bc8e85SMasahiro Yamada 		"tftpboot u-boot-dtb.img &&"			\
265*421376aeSMasahiro Yamada 		"nand write $loadaddr 0x00010000 0x000f0000\0"	\
266f5d0b9b2SMasahiro Yamada 	"add_default_bootargs=setenv bootargs $bootargs"	\
267f5d0b9b2SMasahiro Yamada 		" console=ttyS0,$baudrate\0"			\
268*421376aeSMasahiro Yamada 	LINUXBOOT_ENV_SETTINGS
269f5d0b9b2SMasahiro Yamada 
270f5d0b9b2SMasahiro Yamada /* Open Firmware flat tree */
271f5d0b9b2SMasahiro Yamada #define CONFIG_OF_LIBFDT
272f5d0b9b2SMasahiro Yamada 
273f5d0b9b2SMasahiro Yamada #define CONFIG_HAVE_ARM_SECURE
274f5d0b9b2SMasahiro Yamada 
275f5d0b9b2SMasahiro Yamada /* Memory Size & Mapping */
276f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SDRAM_BASE		CONFIG_SDRAM0_BASE
277f5d0b9b2SMasahiro Yamada 
278f5d0b9b2SMasahiro Yamada #if CONFIG_SDRAM0_BASE + CONFIG_SDRAM0_SIZE >= CONFIG_SDRAM1_BASE
279f5d0b9b2SMasahiro Yamada /* Thre is no memory hole */
280f5d0b9b2SMasahiro Yamada #define CONFIG_NR_DRAM_BANKS		1
281f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SDRAM_SIZE	(CONFIG_SDRAM0_SIZE + CONFIG_SDRAM1_SIZE)
282f5d0b9b2SMasahiro Yamada #else
283f5d0b9b2SMasahiro Yamada #define CONFIG_NR_DRAM_BANKS		2
284f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_SDRAM_SIZE	(CONFIG_SDRAM0_SIZE)
285f5d0b9b2SMasahiro Yamada #endif
286f5d0b9b2SMasahiro Yamada 
287f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_LD4) || defined(CONFIG_MACH_PH1_SLD8)
288f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_TEXT_BASE		0x00040000
289f5d0b9b2SMasahiro Yamada #endif
290f5d0b9b2SMasahiro Yamada #if defined(CONFIG_MACH_PH1_PRO4)
291f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_TEXT_BASE		0x00100000
292f5d0b9b2SMasahiro Yamada #endif
293f5d0b9b2SMasahiro Yamada 
294ce3a6390SMasahiro Yamada #define CONFIG_SPL_STACK		(0x0ff08000)
2958cddc279SMasahiro Yamada #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_TEXT_BASE)
296f5d0b9b2SMasahiro Yamada 
297a286039bSMasahiro Yamada #define CONFIG_PANIC_HANG
298a286039bSMasahiro Yamada 
299f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_FRAMEWORK
300499785b9SMasahiro Yamada #define CONFIG_SPL_SERIAL_SUPPORT
301f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_NAND_SUPPORT
302f5d0b9b2SMasahiro Yamada 
303f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_LIBCOMMON_SUPPORT	/* for mem_malloc_init */
304f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_LIBGENERIC_SUPPORT
305f5d0b9b2SMasahiro Yamada 
306f5d0b9b2SMasahiro Yamada #define CONFIG_SPL_BOARD_INIT
307f5d0b9b2SMasahiro Yamada 
308f5d0b9b2SMasahiro Yamada #define CONFIG_SYS_NAND_U_BOOT_OFFS		0x10000
309f5d0b9b2SMasahiro Yamada 
3106a3cffe8SMasahiro Yamada #define CONFIG_SPL_MAX_FOOTPRINT		0x10000
3116a3cffe8SMasahiro Yamada 
312f5d0b9b2SMasahiro Yamada #endif /* __CONFIG_UNIPHIER_COMMON_H__ */
313