1 /* 2 * (C) Copyright 2006-2008 3 * Texas Instruments. 4 * Richard Woodruff <r-woodruff2@ti.com> 5 * Syed Mohammed Khasim <x0khasim@ti.com> 6 * 7 * (C) Copyright 2012 8 * Corscience GmbH & Co. KG 9 * Thomas Weber <weber@corscience.de> 10 * 11 * Configuration settings for the Tricorder board. 12 * 13 * SPDX-License-Identifier: GPL-2.0+ 14 */ 15 16 #ifndef __CONFIG_H 17 #define __CONFIG_H 18 19 #define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER 20 /* 21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 22 * 64 bytes before this address should be set aside for u-boot.img's 23 * header. That is 0x800FFFC0--0x80100000 should not be used for any 24 * other needs. 25 */ 26 #define CONFIG_SYS_TEXT_BASE 0x80100000 27 28 #define CONFIG_SDRC /* The chip has SDRC controller */ 29 30 #include <asm/arch/cpu.h> /* get chip and board defs */ 31 #include <asm/arch/omap.h> 32 33 /* Clock Defines */ 34 #define V_OSCK 26000000 /* Clock output from T2 */ 35 #define V_SCLK (V_OSCK >> 1) 36 37 #define CONFIG_MISC_INIT_R 38 39 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 40 #define CONFIG_SETUP_MEMORY_TAGS 41 #define CONFIG_INITRD_TAG 42 #define CONFIG_REVISION_TAG 43 44 /* Size of malloc() pool */ 45 #define CONFIG_SYS_MALLOC_LEN (1024*1024) 46 47 /* Hardware drivers */ 48 49 /* NS16550 Configuration */ 50 #define CONFIG_SYS_NS16550_SERIAL 51 #define CONFIG_SYS_NS16550_REG_SIZE (-4) 52 #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 53 54 /* select serial console configuration */ 55 #define CONFIG_CONS_INDEX 3 56 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 57 #define CONFIG_SERIAL3 3 58 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 59 115200} 60 61 /* I2C */ 62 #define CONFIG_SYS_I2C 63 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 64 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 65 66 67 /* EEPROM */ 68 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 69 #define CONFIG_SYS_EEPROM_BUS_NUM 1 70 71 /* TWL4030 */ 72 #define CONFIG_TWL4030_LED 73 74 /* Board NAND Info */ 75 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 76 #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 77 #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \ 78 "128k(SPL)," \ 79 "1m(u-boot)," \ 80 "384k(u-boot-env1)," \ 81 "1152k(mtdoops)," \ 82 "384k(u-boot-env2)," \ 83 "5m(kernel)," \ 84 "2m(fdt)," \ 85 "-(ubi)" 86 87 #define CONFIG_NAND_OMAP_GPMC 88 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 89 /* to access nand */ 90 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 91 /* to access nand at */ 92 /* CS0 */ 93 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 94 /* devices */ 95 #define CONFIG_SYS_NAND_MAX_OOBFREE 2 96 #define CONFIG_SYS_NAND_MAX_ECCPOS 56 97 98 /* needed for ubi */ 99 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 100 #define CONFIG_MTD_PARTITIONS 101 102 /* Environment information (this is the common part) */ 103 104 105 /* hang() the board on panic() */ 106 107 /* environment placement (for NAND), is different for FLASHCARD but does not 108 * harm there */ 109 #define CONFIG_ENV_OFFSET 0x120000 /* env start */ 110 #define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */ 111 #define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */ 112 #define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */ 113 114 /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend 115 * value can not be used here! */ 116 #define CONFIG_LOADADDR 0x82000000 117 118 #define CONFIG_COMMON_ENV_SETTINGS \ 119 "console=ttyO2,115200n8\0" \ 120 "mmcdev=0\0" \ 121 "vram=3M\0" \ 122 "defaultdisplay=lcd\0" \ 123 "kernelopts=mtdoops.mtddev=3\0" \ 124 "mtdparts=" MTDPARTS_DEFAULT "\0" \ 125 "mtdids=" MTDIDS_DEFAULT "\0" \ 126 "commonargs=" \ 127 "setenv bootargs console=${console} " \ 128 "${mtdparts} " \ 129 "${kernelopts} " \ 130 "vt.global_cursor_default=0 " \ 131 "vram=${vram} " \ 132 "omapdss.def_disp=${defaultdisplay}\0" 133 134 #define CONFIG_BOOTCOMMAND "run autoboot" 135 136 /* specific environment settings for different use cases 137 * FLASHCARD: used to run a rdimage from sdcard to program the device 138 * 'NORMAL': used to boot kernel from sdcard, nand, ... 139 * 140 * The main aim for the FLASHCARD skin is to have an embedded environment 141 * which will not be influenced by any data already on the device. 142 */ 143 #ifdef CONFIG_FLASHCARD 144 /* the rdaddr is 16 MiB before the loadaddr */ 145 #define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0" 146 147 #define CONFIG_EXTRA_ENV_SETTINGS \ 148 CONFIG_COMMON_ENV_SETTINGS \ 149 CONFIG_ENV_RDADDR \ 150 "autoboot=" \ 151 "run commonargs; " \ 152 "setenv bootargs ${bootargs} " \ 153 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \ 154 "rdinit=/sbin/init; " \ 155 "mmc dev ${mmcdev}; mmc rescan; " \ 156 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \ 157 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \ 158 "bootm ${loadaddr} ${rdaddr}\0" 159 160 #else /* CONFIG_FLASHCARD */ 161 162 #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */ 163 164 #define CONFIG_EXTRA_ENV_SETTINGS \ 165 CONFIG_COMMON_ENV_SETTINGS \ 166 "mmcargs=" \ 167 "run commonargs; " \ 168 "setenv bootargs ${bootargs} " \ 169 "root=/dev/mmcblk0p2 " \ 170 "rootwait " \ 171 "rw\0" \ 172 "nandargs=" \ 173 "run commonargs; " \ 174 "setenv bootargs ${bootargs} " \ 175 "root=ubi0:root " \ 176 "ubi.mtd=7 " \ 177 "rootfstype=ubifs " \ 178 "ro\0" \ 179 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 180 "bootscript=echo Running bootscript from mmc ...; " \ 181 "source ${loadaddr}\0" \ 182 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 183 "mmcboot=echo Booting from mmc ...; " \ 184 "run mmcargs; " \ 185 "bootm ${loadaddr}\0" \ 186 "loaduimage_ubi=ubi part ubi; " \ 187 "ubifsmount ubi:root; " \ 188 "ubifsload ${loadaddr} /boot/uImage\0" \ 189 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \ 190 "nandboot=echo Booting from nand ...; " \ 191 "run nandargs; " \ 192 "run loaduimage_nand; " \ 193 "bootm ${loadaddr}\0" \ 194 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \ 195 "if run loadbootscript; then " \ 196 "run bootscript; " \ 197 "else " \ 198 "if run loaduimage; then " \ 199 "run mmcboot; " \ 200 "else run nandboot; " \ 201 "fi; " \ 202 "fi; " \ 203 "else run nandboot; fi\0" 204 205 #endif /* CONFIG_FLASHCARD */ 206 207 /* Miscellaneous configurable options */ 208 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 209 #define CONFIG_CMDLINE_EDITING /* enable cmdline history */ 210 #define CONFIG_AUTO_COMPLETE 211 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 212 213 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000) 214 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 215 0x07000000) /* 112 MB */ 216 217 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000) 218 219 /* 220 * OMAP3 has 12 GP timers, they can be driven by the system clock 221 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 222 * This rate is divided by a local divisor. 223 */ 224 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 225 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 226 227 /* Physical Memory Map */ 228 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 229 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 230 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 231 232 /* NAND and environment organization */ 233 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 234 235 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 236 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 237 #define CONFIG_SYS_INIT_RAM_SIZE 0x800 238 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 239 CONFIG_SYS_INIT_RAM_SIZE - \ 240 GENERATED_GBL_DATA_SIZE) 241 242 /* SRAM config */ 243 #define CONFIG_SYS_SRAM_START 0x40200000 244 #define CONFIG_SYS_SRAM_SIZE 0x10000 245 246 /* Defines for SPL */ 247 #define CONFIG_SPL_FRAMEWORK 248 #define CONFIG_SPL_NAND_SIMPLE 249 250 #define CONFIG_SPL_NAND_BASE 251 #define CONFIG_SPL_NAND_DRIVERS 252 #define CONFIG_SPL_NAND_ECC 253 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 254 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 255 256 #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 257 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 258 CONFIG_SPL_TEXT_BASE) 259 260 #define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/ 261 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 262 263 /* NAND boot config */ 264 #define CONFIG_SYS_NAND_5_ADDR_CYCLE 265 #define CONFIG_SYS_NAND_PAGE_COUNT 64 266 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 267 #define CONFIG_SYS_NAND_OOBSIZE 64 268 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 269 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 270 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \ 271 13, 14, 16, 17, 18, 19, 20, 21, 22, \ 272 23, 24, 25, 26, 27, 28, 30, 31, 32, \ 273 33, 34, 35, 36, 37, 38, 39, 40, 41, \ 274 42, 44, 45, 46, 47, 48, 49, 50, 51, \ 275 52, 53, 54, 55, 56} 276 277 #define CONFIG_SYS_NAND_ECCSIZE 512 278 #define CONFIG_SYS_NAND_ECCBYTES 13 279 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW 280 281 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 282 283 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 284 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000 285 286 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 287 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ 288 289 #define CONFIG_SYS_ALT_MEMTEST 290 #define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000 291 #endif /* __CONFIG_H */ 292