18167af14SThomas Weber /* 28167af14SThomas Weber * (C) Copyright 2006-2008 38167af14SThomas Weber * Texas Instruments. 48167af14SThomas Weber * Richard Woodruff <r-woodruff2@ti.com> 58167af14SThomas Weber * Syed Mohammed Khasim <x0khasim@ti.com> 68167af14SThomas Weber * 78167af14SThomas Weber * (C) Copyright 2012 88167af14SThomas Weber * Corscience GmbH & Co. KG 98167af14SThomas Weber * Thomas Weber <weber@corscience.de> 108167af14SThomas Weber * 118167af14SThomas Weber * Configuration settings for the Tricorder board. 128167af14SThomas Weber * 131a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 148167af14SThomas Weber */ 158167af14SThomas Weber 168167af14SThomas Weber #ifndef __CONFIG_H 178167af14SThomas Weber #define __CONFIG_H 188167af14SThomas Weber 198167af14SThomas Weber /* High Level Configuration Options */ 2044b0e47aSAlbert ARIBAUD #define CONFIG_SYS_THUMB_BUILD 218167af14SThomas Weber #define CONFIG_OMAP /* in a TI OMAP core */ 22806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON 23c6f90e14SNishanth Menon /* Common ARM Erratas */ 24c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_454179 25c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_430973 26c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_621766 278167af14SThomas Weber 288167af14SThomas Weber #define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER 298167af14SThomas Weber /* 308167af14SThomas Weber * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 318167af14SThomas Weber * 64 bytes before this address should be set aside for u-boot.img's 328167af14SThomas Weber * header. That is 0x800FFFC0--0x80100000 should not be used for any 338167af14SThomas Weber * other needs. 348167af14SThomas Weber */ 358167af14SThomas Weber #define CONFIG_SYS_TEXT_BASE 0x80100000 368167af14SThomas Weber 378167af14SThomas Weber #define CONFIG_SDRC /* The chip has SDRC controller */ 388167af14SThomas Weber 398167af14SThomas Weber #include <asm/arch/cpu.h> /* get chip and board defs */ 40987ec585SNishanth Menon #include <asm/arch/omap.h> 418167af14SThomas Weber 428167af14SThomas Weber /* Display CPU and Board information */ 438167af14SThomas Weber #define CONFIG_DISPLAY_CPUINFO 448167af14SThomas Weber #define CONFIG_DISPLAY_BOARDINFO 458167af14SThomas Weber 468ce1b82eSThomas Weber #define CONFIG_SILENT_CONSOLE 478ce1b82eSThomas Weber 488167af14SThomas Weber /* Clock Defines */ 498167af14SThomas Weber #define V_OSCK 26000000 /* Clock output from T2 */ 508167af14SThomas Weber #define V_SCLK (V_OSCK >> 1) 518167af14SThomas Weber 528167af14SThomas Weber #define CONFIG_MISC_INIT_R 538167af14SThomas Weber 548167af14SThomas Weber #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 558167af14SThomas Weber #define CONFIG_SETUP_MEMORY_TAGS 568167af14SThomas Weber #define CONFIG_INITRD_TAG 578167af14SThomas Weber #define CONFIG_REVISION_TAG 588167af14SThomas Weber 598167af14SThomas Weber /* Size of malloc() pool */ 6036f3aab2SBernhard Walle #define CONFIG_SYS_MALLOC_LEN (1024*1024) 618167af14SThomas Weber 628167af14SThomas Weber /* Hardware drivers */ 638167af14SThomas Weber 6489088058SAndreas Bießmann /* GPIO support */ 6589088058SAndreas Bießmann #define CONFIG_OMAP_GPIO 6689088058SAndreas Bießmann 6723475344SAndreas Bießmann /* GPIO banks */ 6823475344SAndreas Bießmann #define CONFIG_OMAP3_GPIO_2 /* GPIO32..63 are in GPIO bank 2 */ 6923475344SAndreas Bießmann 70ad9f072cSAndreas Bießmann /* LED support */ 71ad9f072cSAndreas Bießmann #define CONFIG_STATUS_LED 72ad9f072cSAndreas Bießmann #define CONFIG_BOARD_SPECIFIC_LED 73ad9f072cSAndreas Bießmann #define CONFIG_CMD_LED /* LED command */ 74ad9f072cSAndreas Bießmann #define STATUS_LED_BIT (1 << 0) 75ad9f072cSAndreas Bießmann #define STATUS_LED_STATE STATUS_LED_ON 76ad9f072cSAndreas Bießmann #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2) 77ad9f072cSAndreas Bießmann #define STATUS_LED_BIT1 (1 << 1) 78ad9f072cSAndreas Bießmann #define STATUS_LED_STATE1 STATUS_LED_ON 79ad9f072cSAndreas Bießmann #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2) 80ad9f072cSAndreas Bießmann #define STATUS_LED_BIT2 (1 << 2) 81ad9f072cSAndreas Bießmann #define STATUS_LED_STATE2 STATUS_LED_ON 82ad9f072cSAndreas Bießmann #define STATUS_LED_PERIOD2 (CONFIG_SYS_HZ / 2) 83ad9f072cSAndreas Bießmann 848167af14SThomas Weber /* NS16550 Configuration */ 858167af14SThomas Weber #define CONFIG_SYS_NS16550_SERIAL 868167af14SThomas Weber #define CONFIG_SYS_NS16550_REG_SIZE (-4) 878167af14SThomas Weber #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 888167af14SThomas Weber 898167af14SThomas Weber /* select serial console configuration */ 908167af14SThomas Weber #define CONFIG_CONS_INDEX 3 918167af14SThomas Weber #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 928167af14SThomas Weber #define CONFIG_SERIAL3 3 938167af14SThomas Weber #define CONFIG_BAUDRATE 115200 948167af14SThomas Weber #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 958167af14SThomas Weber 115200} 968167af14SThomas Weber 978167af14SThomas Weber /* MMC */ 988167af14SThomas Weber #define CONFIG_GENERIC_MMC 998167af14SThomas Weber #define CONFIG_MMC 1008167af14SThomas Weber #define CONFIG_OMAP_HSMMC 1018167af14SThomas Weber #define CONFIG_DOS_PARTITION 1028167af14SThomas Weber 1038167af14SThomas Weber /* I2C */ 1046789e84eSHeiko Schocher #define CONFIG_SYS_I2C 1056789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 1066789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 1076789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX 1086789e84eSHeiko Schocher 109459f1da8SAndreas Bießmann 110459f1da8SAndreas Bießmann /* EEPROM */ 111459f1da8SAndreas Bießmann #define CONFIG_CMD_EEPROM 112459f1da8SAndreas Bießmann #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 113459f1da8SAndreas Bießmann #define CONFIG_SYS_EEPROM_BUS_NUM 1 1148167af14SThomas Weber 1158167af14SThomas Weber /* TWL4030 */ 1168167af14SThomas Weber #define CONFIG_TWL4030_POWER 1178167af14SThomas Weber #define CONFIG_TWL4030_LED 1188167af14SThomas Weber 1198167af14SThomas Weber /* Board NAND Info */ 1208167af14SThomas Weber #define CONFIG_SYS_NO_FLASH /* no NOR flash */ 1218167af14SThomas Weber #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 1225c68f123SAndreas Bießmann #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 1235c68f123SAndreas Bießmann #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \ 1245c68f123SAndreas Bießmann "128k(SPL)," \ 1255c68f123SAndreas Bießmann "1m(u-boot)," \ 1265c68f123SAndreas Bießmann "384k(u-boot-env1)," \ 1275c68f123SAndreas Bießmann "1152k(mtdoops)," \ 1285c68f123SAndreas Bießmann "384k(u-boot-env2)," \ 1295c68f123SAndreas Bießmann "5m(kernel)," \ 1305c68f123SAndreas Bießmann "2m(fdt)," \ 1315c68f123SAndreas Bießmann "-(ubi)" 1328167af14SThomas Weber 1338167af14SThomas Weber #define CONFIG_NAND_OMAP_GPMC 1348167af14SThomas Weber #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1358167af14SThomas Weber /* to access nand */ 1368167af14SThomas Weber #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1378167af14SThomas Weber /* to access nand at */ 1388167af14SThomas Weber /* CS0 */ 1398167af14SThomas Weber #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1408167af14SThomas Weber /* devices */ 141616cf60eSAndreas Bießmann #define CONFIG_BCH 14268ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE 2 14368ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS 56 1448167af14SThomas Weber 1458167af14SThomas Weber /* commands to include */ 1468167af14SThomas Weber #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */ 1478167af14SThomas Weber #define CONFIG_CMD_NAND /* NAND support */ 1488167af14SThomas Weber #define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */ 14936f3aab2SBernhard Walle #define CONFIG_CMD_UBI /* UBI commands */ 15036f3aab2SBernhard Walle #define CONFIG_CMD_UBIFS /* UBIFS commands */ 15136f3aab2SBernhard Walle #define CONFIG_LZO /* LZO is needed for UBIFS */ 1528167af14SThomas Weber 1538167af14SThomas Weber #undef CONFIG_CMD_JFFS2 /* JFFS2 Support */ 1548167af14SThomas Weber 1558167af14SThomas Weber /* needed for ubi */ 1568167af14SThomas Weber #define CONFIG_RBTREE 1578167af14SThomas Weber #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 1588167af14SThomas Weber #define CONFIG_MTD_PARTITIONS 1598167af14SThomas Weber 160ec246452SAndreas Bießmann /* Environment information (this is the common part) */ 1618167af14SThomas Weber 1628167af14SThomas Weber 16389088058SAndreas Bießmann /* hang() the board on panic() */ 16489088058SAndreas Bießmann #define CONFIG_PANIC_HANG 16589088058SAndreas Bießmann 166ec246452SAndreas Bießmann /* environment placement (for NAND), is different for FLASHCARD but does not 167ec246452SAndreas Bießmann * harm there */ 168ec246452SAndreas Bießmann #define CONFIG_ENV_OFFSET 0x120000 /* env start */ 169ec246452SAndreas Bießmann #define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */ 170ec246452SAndreas Bießmann #define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */ 171ec246452SAndreas Bießmann #define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */ 172ec246452SAndreas Bießmann 1730dff13a9SAndreas Bießmann /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend 1740dff13a9SAndreas Bießmann * value can not be used here! */ 1750dff13a9SAndreas Bießmann #define CONFIG_LOADADDR 0x82000000 1760dff13a9SAndreas Bießmann 177ec246452SAndreas Bießmann #define CONFIG_COMMON_ENV_SETTINGS \ 1788167af14SThomas Weber "console=ttyO2,115200n8\0" \ 1795605979aSThomas Weber "mmcdev=0\0" \ 18083976f1dSThomas Weber "vram=3M\0" \ 1818167af14SThomas Weber "defaultdisplay=lcd\0" \ 182ec246452SAndreas Bießmann "kernelopts=mtdoops.mtddev=3\0" \ 183deac6d66SAndreas Bießmann "mtdparts=" MTDPARTS_DEFAULT "\0" \ 184deac6d66SAndreas Bießmann "mtdids=" MTDIDS_DEFAULT "\0" \ 1858167af14SThomas Weber "commonargs=" \ 1868167af14SThomas Weber "setenv bootargs console=${console} " \ 1875c68f123SAndreas Bießmann "${mtdparts} " \ 188ec246452SAndreas Bießmann "${kernelopts} " \ 189ec246452SAndreas Bießmann "vt.global_cursor_default=0 " \ 1908167af14SThomas Weber "vram=${vram} " \ 191ec246452SAndreas Bießmann "omapdss.def_disp=${defaultdisplay}\0" 192ec246452SAndreas Bießmann 193ec246452SAndreas Bießmann #define CONFIG_BOOTCOMMAND "run autoboot" 194ec246452SAndreas Bießmann 195ec246452SAndreas Bießmann /* specific environment settings for different use cases 196ec246452SAndreas Bießmann * FLASHCARD: used to run a rdimage from sdcard to program the device 197ec246452SAndreas Bießmann * 'NORMAL': used to boot kernel from sdcard, nand, ... 198ec246452SAndreas Bießmann * 199ec246452SAndreas Bießmann * The main aim for the FLASHCARD skin is to have an embedded environment 200ec246452SAndreas Bießmann * which will not be influenced by any data already on the device. 201ec246452SAndreas Bießmann */ 202ec246452SAndreas Bießmann #ifdef CONFIG_FLASHCARD 203ec246452SAndreas Bießmann 204ec246452SAndreas Bießmann #define CONFIG_ENV_IS_NOWHERE 205ec246452SAndreas Bießmann 206ec246452SAndreas Bießmann /* the rdaddr is 16 MiB before the loadaddr */ 207ec246452SAndreas Bießmann #define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0" 208ec246452SAndreas Bießmann 209ec246452SAndreas Bießmann #define CONFIG_EXTRA_ENV_SETTINGS \ 210ec246452SAndreas Bießmann CONFIG_COMMON_ENV_SETTINGS \ 211ec246452SAndreas Bießmann CONFIG_ENV_RDADDR \ 212ec246452SAndreas Bießmann "autoboot=" \ 213ec246452SAndreas Bießmann "run commonargs; " \ 214ec246452SAndreas Bießmann "setenv bootargs ${bootargs} " \ 215ec246452SAndreas Bießmann "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \ 216ec246452SAndreas Bießmann "rdinit=/sbin/init; " \ 217ec246452SAndreas Bießmann "mmc dev ${mmcdev}; mmc rescan; " \ 218ec246452SAndreas Bießmann "fatload mmc ${mmcdev} ${loadaddr} uImage; " \ 219ec246452SAndreas Bießmann "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \ 220ec246452SAndreas Bießmann "bootm ${loadaddr} ${rdaddr}\0" 221ec246452SAndreas Bießmann 222ec246452SAndreas Bießmann #else /* CONFIG_FLASHCARD */ 223ec246452SAndreas Bießmann 224ec246452SAndreas Bießmann #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */ 225ec246452SAndreas Bießmann 226ec246452SAndreas Bießmann #define CONFIG_ENV_IS_IN_NAND 227ec246452SAndreas Bießmann 228ec246452SAndreas Bießmann #define CONFIG_EXTRA_ENV_SETTINGS \ 229ec246452SAndreas Bießmann CONFIG_COMMON_ENV_SETTINGS \ 2308167af14SThomas Weber "mmcargs=" \ 2318167af14SThomas Weber "run commonargs; " \ 2328167af14SThomas Weber "setenv bootargs ${bootargs} " \ 2338167af14SThomas Weber "root=/dev/mmcblk0p2 " \ 234ec246452SAndreas Bießmann "rootwait " \ 235ec246452SAndreas Bießmann "rw\0" \ 2368167af14SThomas Weber "nandargs=" \ 2378167af14SThomas Weber "run commonargs; " \ 2388167af14SThomas Weber "setenv bootargs ${bootargs} " \ 239008ec950SBernhard Walle "root=ubi0:root " \ 2405c68f123SAndreas Bießmann "ubi.mtd=7 " \ 2418167af14SThomas Weber "rootfstype=ubifs " \ 242ec246452SAndreas Bießmann "ro\0" \ 2435605979aSThomas Weber "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 2448167af14SThomas Weber "bootscript=echo Running bootscript from mmc ...; " \ 2458167af14SThomas Weber "source ${loadaddr}\0" \ 2465605979aSThomas Weber "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 2478167af14SThomas Weber "mmcboot=echo Booting from mmc ...; " \ 2488167af14SThomas Weber "run mmcargs; " \ 2498167af14SThomas Weber "bootm ${loadaddr}\0" \ 250deac6d66SAndreas Bießmann "loaduimage_ubi=ubi part ubi; " \ 251949a7710SJoe Hershberger "ubifsmount ubi:root; " \ 252008ec950SBernhard Walle "ubifsload ${loadaddr} /boot/uImage\0" \ 253eadbdf9eSAndreas Bießmann "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \ 2548167af14SThomas Weber "nandboot=echo Booting from nand ...; " \ 2558167af14SThomas Weber "run nandargs; " \ 256eadbdf9eSAndreas Bießmann "run loaduimage_nand; " \ 2578167af14SThomas Weber "bootm ${loadaddr}\0" \ 25866968110SAndrew Bradford "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \ 2598167af14SThomas Weber "if run loadbootscript; then " \ 2608167af14SThomas Weber "run bootscript; " \ 2618167af14SThomas Weber "else " \ 2628167af14SThomas Weber "if run loaduimage; then " \ 2638167af14SThomas Weber "run mmcboot; " \ 2648167af14SThomas Weber "else run nandboot; " \ 2658167af14SThomas Weber "fi; " \ 2668167af14SThomas Weber "fi; " \ 2678167af14SThomas Weber "else run nandboot; fi\0" 2688167af14SThomas Weber 269ec246452SAndreas Bießmann #endif /* CONFIG_FLASHCARD */ 2708167af14SThomas Weber 2718167af14SThomas Weber /* Miscellaneous configurable options */ 2728167af14SThomas Weber #define CONFIG_SYS_LONGHELP /* undef to save memory */ 273ec246452SAndreas Bießmann #define CONFIG_CMDLINE_EDITING /* enable cmdline history */ 2748167af14SThomas Weber #define CONFIG_AUTO_COMPLETE 2758167af14SThomas Weber #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 2768167af14SThomas Weber /* Print Buffer Size */ 2778167af14SThomas Weber #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2788167af14SThomas Weber sizeof(CONFIG_SYS_PROMPT) + 16) 2798167af14SThomas Weber #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 2808167af14SThomas Weber 2818167af14SThomas Weber /* Boot Argument Buffer Size */ 2828167af14SThomas Weber #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 2838167af14SThomas Weber 28469df69d1SThomas Weber #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000) 2858167af14SThomas Weber #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 28669df69d1SThomas Weber 0x07000000) /* 112 MB */ 2878167af14SThomas Weber 2888167af14SThomas Weber #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000) 2898167af14SThomas Weber 2908167af14SThomas Weber /* 2918167af14SThomas Weber * OMAP3 has 12 GP timers, they can be driven by the system clock 2928167af14SThomas Weber * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 2938167af14SThomas Weber * This rate is divided by a local divisor. 2948167af14SThomas Weber */ 2958167af14SThomas Weber #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 2968167af14SThomas Weber #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 2978167af14SThomas Weber 2988167af14SThomas Weber /* Physical Memory Map */ 2998167af14SThomas Weber #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 3008167af14SThomas Weber #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 3018167af14SThomas Weber #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 3028167af14SThomas Weber 3038167af14SThomas Weber /* NAND and environment organization */ 3048167af14SThomas Weber #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 3058167af14SThomas Weber 3068167af14SThomas Weber #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 3078167af14SThomas Weber #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 3088167af14SThomas Weber #define CONFIG_SYS_INIT_RAM_SIZE 0x800 3098167af14SThomas Weber #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 3108167af14SThomas Weber CONFIG_SYS_INIT_RAM_SIZE - \ 3118167af14SThomas Weber GENERATED_GBL_DATA_SIZE) 3128167af14SThomas Weber 3138167af14SThomas Weber /* SRAM config */ 3148167af14SThomas Weber #define CONFIG_SYS_SRAM_START 0x40200000 3158167af14SThomas Weber #define CONFIG_SYS_SRAM_SIZE 0x10000 3168167af14SThomas Weber 3178167af14SThomas Weber /* Defines for SPL */ 31847f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 3198167af14SThomas Weber #define CONFIG_SPL_NAND_SIMPLE 3208167af14SThomas Weber 32149175c49STom Rini #define CONFIG_SPL_BOARD_INIT 32289088058SAndreas Bießmann #define CONFIG_SPL_GPIO_SUPPORT 3238167af14SThomas Weber #define CONFIG_SPL_LIBCOMMON_SUPPORT 3248167af14SThomas Weber #define CONFIG_SPL_LIBDISK_SUPPORT 3258167af14SThomas Weber #define CONFIG_SPL_I2C_SUPPORT 3268167af14SThomas Weber #define CONFIG_SPL_LIBGENERIC_SUPPORT 3278167af14SThomas Weber #define CONFIG_SPL_SERIAL_SUPPORT 3288167af14SThomas Weber #define CONFIG_SPL_POWER_SUPPORT 3298167af14SThomas Weber #define CONFIG_SPL_NAND_SUPPORT 3306f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 3316f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 3326f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 3338167af14SThomas Weber #define CONFIG_SPL_MMC_SUPPORT 3348167af14SThomas Weber #define CONFIG_SPL_FAT_SUPPORT 3358167af14SThomas Weber #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 336205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 337e2ccdf89SPaul Kocialkowski #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 3388167af14SThomas Weber #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 3398167af14SThomas Weber 3408167af14SThomas Weber #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 341*fa2f81b0STom Rini #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 342*fa2f81b0STom Rini CONFIG_SPL_TEXT_BASE) 3438167af14SThomas Weber 3448167af14SThomas Weber #define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/ 3458167af14SThomas Weber #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 3468167af14SThomas Weber 3478167af14SThomas Weber /* NAND boot config */ 3488167af14SThomas Weber #define CONFIG_SYS_NAND_5_ADDR_CYCLE 3498167af14SThomas Weber #define CONFIG_SYS_NAND_PAGE_COUNT 64 3508167af14SThomas Weber #define CONFIG_SYS_NAND_PAGE_SIZE 2048 3518167af14SThomas Weber #define CONFIG_SYS_NAND_OOBSIZE 64 3528167af14SThomas Weber #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 3538167af14SThomas Weber #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 3541b82491eSAndreas Bießmann #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \ 3551b82491eSAndreas Bießmann 13, 14, 16, 17, 18, 19, 20, 21, 22, \ 3561b82491eSAndreas Bießmann 23, 24, 25, 26, 27, 28, 30, 31, 32, \ 3571b82491eSAndreas Bießmann 33, 34, 35, 36, 37, 38, 39, 40, 41, \ 3581b82491eSAndreas Bießmann 42, 44, 45, 46, 47, 48, 49, 50, 51, \ 3591b82491eSAndreas Bießmann 52, 53, 54, 55, 56} 3608167af14SThomas Weber 3618167af14SThomas Weber #define CONFIG_SYS_NAND_ECCSIZE 512 362616cf60eSAndreas Bießmann #define CONFIG_SYS_NAND_ECCBYTES 13 3633f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW 3648167af14SThomas Weber 3658167af14SThomas Weber #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 3668167af14SThomas Weber 3675c68f123SAndreas Bießmann #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 3685c68f123SAndreas Bießmann #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000 3698167af14SThomas Weber 3708167af14SThomas Weber #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 3718167af14SThomas Weber #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ 3728167af14SThomas Weber 37369df69d1SThomas Weber #define CONFIG_SYS_ALT_MEMTEST 37469df69d1SThomas Weber #define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000 3758167af14SThomas Weber #endif /* __CONFIG_H */ 376