18167af14SThomas Weber /* 28167af14SThomas Weber * (C) Copyright 2006-2008 38167af14SThomas Weber * Texas Instruments. 48167af14SThomas Weber * Richard Woodruff <r-woodruff2@ti.com> 58167af14SThomas Weber * Syed Mohammed Khasim <x0khasim@ti.com> 68167af14SThomas Weber * 78167af14SThomas Weber * (C) Copyright 2012 88167af14SThomas Weber * Corscience GmbH & Co. KG 98167af14SThomas Weber * Thomas Weber <weber@corscience.de> 108167af14SThomas Weber * 118167af14SThomas Weber * Configuration settings for the Tricorder board. 128167af14SThomas Weber * 131a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 148167af14SThomas Weber */ 158167af14SThomas Weber 168167af14SThomas Weber #ifndef __CONFIG_H 178167af14SThomas Weber #define __CONFIG_H 188167af14SThomas Weber 198167af14SThomas Weber /* High Level Configuration Options */ 208167af14SThomas Weber #define CONFIG_OMAP /* in a TI OMAP core */ 218167af14SThomas Weber #define CONFIG_OMAP34XX /* which is a 34XX */ 22806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON 238167af14SThomas Weber 248167af14SThomas Weber #define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER 258167af14SThomas Weber /* 268167af14SThomas Weber * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 278167af14SThomas Weber * 64 bytes before this address should be set aside for u-boot.img's 288167af14SThomas Weber * header. That is 0x800FFFC0--0x80100000 should not be used for any 298167af14SThomas Weber * other needs. 308167af14SThomas Weber */ 318167af14SThomas Weber #define CONFIG_SYS_TEXT_BASE 0x80100000 328167af14SThomas Weber 338167af14SThomas Weber #define CONFIG_SDRC /* The chip has SDRC controller */ 348167af14SThomas Weber 358167af14SThomas Weber #include <asm/arch/cpu.h> /* get chip and board defs */ 368167af14SThomas Weber #include <asm/arch/omap3.h> 378167af14SThomas Weber 388167af14SThomas Weber /* Display CPU and Board information */ 398167af14SThomas Weber #define CONFIG_DISPLAY_CPUINFO 408167af14SThomas Weber #define CONFIG_DISPLAY_BOARDINFO 418167af14SThomas Weber 428167af14SThomas Weber /* Clock Defines */ 438167af14SThomas Weber #define V_OSCK 26000000 /* Clock output from T2 */ 448167af14SThomas Weber #define V_SCLK (V_OSCK >> 1) 458167af14SThomas Weber 468167af14SThomas Weber #define CONFIG_MISC_INIT_R 478167af14SThomas Weber 488167af14SThomas Weber #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 498167af14SThomas Weber #define CONFIG_SETUP_MEMORY_TAGS 508167af14SThomas Weber #define CONFIG_INITRD_TAG 518167af14SThomas Weber #define CONFIG_REVISION_TAG 528167af14SThomas Weber 538167af14SThomas Weber #define CONFIG_OF_LIBFDT 548167af14SThomas Weber 558167af14SThomas Weber /* Size of malloc() pool */ 5636f3aab2SBernhard Walle #define CONFIG_SYS_MALLOC_LEN (1024*1024) 578167af14SThomas Weber 588167af14SThomas Weber /* Hardware drivers */ 598167af14SThomas Weber 60*89088058SAndreas Bießmann /* GPIO support */ 61*89088058SAndreas Bießmann #define CONFIG_OMAP_GPIO 62*89088058SAndreas Bießmann 638167af14SThomas Weber /* NS16550 Configuration */ 648167af14SThomas Weber #define CONFIG_SYS_NS16550 658167af14SThomas Weber #define CONFIG_SYS_NS16550_SERIAL 668167af14SThomas Weber #define CONFIG_SYS_NS16550_REG_SIZE (-4) 678167af14SThomas Weber #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 688167af14SThomas Weber 698167af14SThomas Weber /* select serial console configuration */ 708167af14SThomas Weber #define CONFIG_CONS_INDEX 3 718167af14SThomas Weber #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 728167af14SThomas Weber #define CONFIG_SERIAL3 3 738167af14SThomas Weber #define CONFIG_BAUDRATE 115200 748167af14SThomas Weber #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 758167af14SThomas Weber 115200} 768167af14SThomas Weber 778167af14SThomas Weber /* MMC */ 788167af14SThomas Weber #define CONFIG_GENERIC_MMC 798167af14SThomas Weber #define CONFIG_MMC 808167af14SThomas Weber #define CONFIG_OMAP_HSMMC 818167af14SThomas Weber #define CONFIG_DOS_PARTITION 828167af14SThomas Weber 838167af14SThomas Weber /* I2C */ 848167af14SThomas Weber #define CONFIG_HARD_I2C 858167af14SThomas Weber #define CONFIG_SYS_I2C_SPEED 100000 868167af14SThomas Weber #define CONFIG_SYS_I2C_SLAVE 1 878167af14SThomas Weber #define CONFIG_DRIVER_OMAP34XX_I2C 1 88459f1da8SAndreas Bießmann #define CONFIG_I2C_MULTI_BUS 89459f1da8SAndreas Bießmann 90459f1da8SAndreas Bießmann /* EEPROM */ 91459f1da8SAndreas Bießmann #define CONFIG_SYS_I2C_MULTI_EEPROMS 92459f1da8SAndreas Bießmann #define CONFIG_CMD_EEPROM 93459f1da8SAndreas Bießmann #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 94459f1da8SAndreas Bießmann #define CONFIG_SYS_EEPROM_BUS_NUM 1 958167af14SThomas Weber 968167af14SThomas Weber /* TWL4030 */ 978167af14SThomas Weber #define CONFIG_TWL4030_POWER 988167af14SThomas Weber #define CONFIG_TWL4030_LED 998167af14SThomas Weber 1008167af14SThomas Weber /* Board NAND Info */ 1018167af14SThomas Weber #define CONFIG_SYS_NO_FLASH /* no NOR flash */ 1028167af14SThomas Weber #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 1035c68f123SAndreas Bießmann #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 1045c68f123SAndreas Bießmann #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \ 1055c68f123SAndreas Bießmann "128k(SPL)," \ 1065c68f123SAndreas Bießmann "1m(u-boot)," \ 1075c68f123SAndreas Bießmann "384k(u-boot-env1)," \ 1085c68f123SAndreas Bießmann "1152k(mtdoops)," \ 1095c68f123SAndreas Bießmann "384k(u-boot-env2)," \ 1105c68f123SAndreas Bießmann "5m(kernel)," \ 1115c68f123SAndreas Bießmann "2m(fdt)," \ 1125c68f123SAndreas Bießmann "-(ubi)" 1138167af14SThomas Weber 1148167af14SThomas Weber #define CONFIG_NAND_OMAP_GPMC 1158167af14SThomas Weber #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1168167af14SThomas Weber /* to access nand */ 1178167af14SThomas Weber #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1188167af14SThomas Weber /* to access nand at */ 1198167af14SThomas Weber /* CS0 */ 1208167af14SThomas Weber #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1218167af14SThomas Weber 1228167af14SThomas Weber #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1238167af14SThomas Weber /* devices */ 124616cf60eSAndreas Bießmann #define CONFIG_NAND_OMAP_BCH8 125616cf60eSAndreas Bießmann #define CONFIG_BCH 1268167af14SThomas Weber 1278167af14SThomas Weber /* commands to include */ 1288167af14SThomas Weber #include <config_cmd_default.h> 1298167af14SThomas Weber 1308167af14SThomas Weber #define CONFIG_CMD_EXT2 /* EXT2 Support */ 1318167af14SThomas Weber #define CONFIG_CMD_FAT /* FAT support */ 1328167af14SThomas Weber #define CONFIG_CMD_I2C /* I2C serial bus support */ 1338167af14SThomas Weber #define CONFIG_CMD_MMC /* MMC support */ 1348167af14SThomas Weber #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */ 1358167af14SThomas Weber #define CONFIG_CMD_NAND /* NAND support */ 1368167af14SThomas Weber #define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */ 13736f3aab2SBernhard Walle #define CONFIG_CMD_UBI /* UBI commands */ 13836f3aab2SBernhard Walle #define CONFIG_CMD_UBIFS /* UBIFS commands */ 13936f3aab2SBernhard Walle #define CONFIG_LZO /* LZO is needed for UBIFS */ 1408167af14SThomas Weber 1418167af14SThomas Weber #undef CONFIG_CMD_NET 1428167af14SThomas Weber #undef CONFIG_CMD_NFS 1438167af14SThomas Weber #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1448167af14SThomas Weber #undef CONFIG_CMD_IMI /* iminfo */ 1458167af14SThomas Weber #undef CONFIG_CMD_JFFS2 /* JFFS2 Support */ 1468167af14SThomas Weber 1478167af14SThomas Weber /* needed for ubi */ 1488167af14SThomas Weber #define CONFIG_RBTREE 1498167af14SThomas Weber #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 1508167af14SThomas Weber #define CONFIG_MTD_PARTITIONS 1518167af14SThomas Weber 152ec246452SAndreas Bießmann /* Environment information (this is the common part) */ 1538167af14SThomas Weber 1548167af14SThomas Weber #define CONFIG_BOOTDELAY 3 1558167af14SThomas Weber 156*89088058SAndreas Bießmann /* hang() the board on panic() */ 157*89088058SAndreas Bießmann #define CONFIG_PANIC_HANG 158*89088058SAndreas Bießmann 159ec246452SAndreas Bießmann /* environment placement (for NAND), is different for FLASHCARD but does not 160ec246452SAndreas Bießmann * harm there */ 161ec246452SAndreas Bießmann #define CONFIG_ENV_OFFSET 0x120000 /* env start */ 162ec246452SAndreas Bießmann #define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */ 163ec246452SAndreas Bießmann #define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */ 164ec246452SAndreas Bießmann #define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */ 165ec246452SAndreas Bießmann 1660dff13a9SAndreas Bießmann /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend 1670dff13a9SAndreas Bießmann * value can not be used here! */ 1680dff13a9SAndreas Bießmann #define CONFIG_LOADADDR 0x82000000 1690dff13a9SAndreas Bießmann 170ec246452SAndreas Bießmann #define CONFIG_COMMON_ENV_SETTINGS \ 1718167af14SThomas Weber "console=ttyO2,115200n8\0" \ 1725605979aSThomas Weber "mmcdev=0\0" \ 17383976f1dSThomas Weber "vram=3M\0" \ 1748167af14SThomas Weber "defaultdisplay=lcd\0" \ 175ec246452SAndreas Bießmann "kernelopts=mtdoops.mtddev=3\0" \ 176deac6d66SAndreas Bießmann "mtdparts=" MTDPARTS_DEFAULT "\0" \ 177deac6d66SAndreas Bießmann "mtdids=" MTDIDS_DEFAULT "\0" \ 1788167af14SThomas Weber "commonargs=" \ 1798167af14SThomas Weber "setenv bootargs console=${console} " \ 1805c68f123SAndreas Bießmann "${mtdparts} " \ 181ec246452SAndreas Bießmann "${kernelopts} " \ 182ec246452SAndreas Bießmann "vt.global_cursor_default=0 " \ 1838167af14SThomas Weber "vram=${vram} " \ 184ec246452SAndreas Bießmann "omapdss.def_disp=${defaultdisplay}\0" 185ec246452SAndreas Bießmann 186ec246452SAndreas Bießmann #define CONFIG_BOOTCOMMAND "run autoboot" 187ec246452SAndreas Bießmann 188ec246452SAndreas Bießmann /* specific environment settings for different use cases 189ec246452SAndreas Bießmann * FLASHCARD: used to run a rdimage from sdcard to program the device 190ec246452SAndreas Bießmann * 'NORMAL': used to boot kernel from sdcard, nand, ... 191ec246452SAndreas Bießmann * 192ec246452SAndreas Bießmann * The main aim for the FLASHCARD skin is to have an embedded environment 193ec246452SAndreas Bießmann * which will not be influenced by any data already on the device. 194ec246452SAndreas Bießmann */ 195ec246452SAndreas Bießmann #ifdef CONFIG_FLASHCARD 196ec246452SAndreas Bießmann 197ec246452SAndreas Bießmann #define CONFIG_ENV_IS_NOWHERE 198ec246452SAndreas Bießmann 199ec246452SAndreas Bießmann /* the rdaddr is 16 MiB before the loadaddr */ 200ec246452SAndreas Bießmann #define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0" 201ec246452SAndreas Bießmann 202ec246452SAndreas Bießmann #define CONFIG_EXTRA_ENV_SETTINGS \ 203ec246452SAndreas Bießmann CONFIG_COMMON_ENV_SETTINGS \ 204ec246452SAndreas Bießmann CONFIG_ENV_RDADDR \ 205ec246452SAndreas Bießmann "autoboot=" \ 206ec246452SAndreas Bießmann "run commonargs; " \ 207ec246452SAndreas Bießmann "setenv bootargs ${bootargs} " \ 208ec246452SAndreas Bießmann "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \ 209ec246452SAndreas Bießmann "rdinit=/sbin/init; " \ 210ec246452SAndreas Bießmann "mmc dev ${mmcdev}; mmc rescan; " \ 211ec246452SAndreas Bießmann "fatload mmc ${mmcdev} ${loadaddr} uImage; " \ 212ec246452SAndreas Bießmann "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \ 213ec246452SAndreas Bießmann "bootm ${loadaddr} ${rdaddr}\0" 214ec246452SAndreas Bießmann 215ec246452SAndreas Bießmann #else /* CONFIG_FLASHCARD */ 216ec246452SAndreas Bießmann 217ec246452SAndreas Bießmann #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */ 218ec246452SAndreas Bießmann 219ec246452SAndreas Bießmann #define CONFIG_ENV_IS_IN_NAND 220ec246452SAndreas Bießmann 221ec246452SAndreas Bießmann #define CONFIG_EXTRA_ENV_SETTINGS \ 222ec246452SAndreas Bießmann CONFIG_COMMON_ENV_SETTINGS \ 2238167af14SThomas Weber "mmcargs=" \ 2248167af14SThomas Weber "run commonargs; " \ 2258167af14SThomas Weber "setenv bootargs ${bootargs} " \ 2268167af14SThomas Weber "root=/dev/mmcblk0p2 " \ 227ec246452SAndreas Bießmann "rootwait " \ 228ec246452SAndreas Bießmann "rw\0" \ 2298167af14SThomas Weber "nandargs=" \ 2308167af14SThomas Weber "run commonargs; " \ 2318167af14SThomas Weber "setenv bootargs ${bootargs} " \ 232008ec950SBernhard Walle "root=ubi0:root " \ 2335c68f123SAndreas Bießmann "ubi.mtd=7 " \ 2348167af14SThomas Weber "rootfstype=ubifs " \ 235ec246452SAndreas Bießmann "ro\0" \ 2365605979aSThomas Weber "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 2378167af14SThomas Weber "bootscript=echo Running bootscript from mmc ...; " \ 2388167af14SThomas Weber "source ${loadaddr}\0" \ 2395605979aSThomas Weber "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 2408167af14SThomas Weber "mmcboot=echo Booting from mmc ...; " \ 2418167af14SThomas Weber "run mmcargs; " \ 2428167af14SThomas Weber "bootm ${loadaddr}\0" \ 243deac6d66SAndreas Bießmann "loaduimage_ubi=ubi part ubi; " \ 244949a7710SJoe Hershberger "ubifsmount ubi:root; " \ 245008ec950SBernhard Walle "ubifsload ${loadaddr} /boot/uImage\0" \ 2468167af14SThomas Weber "nandboot=echo Booting from nand ...; " \ 2478167af14SThomas Weber "run nandargs; " \ 248008ec950SBernhard Walle "run loaduimage_ubi; " \ 2498167af14SThomas Weber "bootm ${loadaddr}\0" \ 250deac6d66SAndreas Bießmann "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \ 2518167af14SThomas Weber "if run loadbootscript; then " \ 2528167af14SThomas Weber "run bootscript; " \ 2538167af14SThomas Weber "else " \ 2548167af14SThomas Weber "if run loaduimage; then " \ 2558167af14SThomas Weber "run mmcboot; " \ 2568167af14SThomas Weber "else run nandboot; " \ 2578167af14SThomas Weber "fi; " \ 2588167af14SThomas Weber "fi; " \ 2598167af14SThomas Weber "else run nandboot; fi\0" 2608167af14SThomas Weber 261ec246452SAndreas Bießmann #endif /* CONFIG_FLASHCARD */ 2628167af14SThomas Weber 2638167af14SThomas Weber /* Miscellaneous configurable options */ 2648167af14SThomas Weber #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2658167af14SThomas Weber #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 266ec246452SAndreas Bießmann #define CONFIG_CMDLINE_EDITING /* enable cmdline history */ 2678167af14SThomas Weber #define CONFIG_AUTO_COMPLETE 2688167af14SThomas Weber #define CONFIG_SYS_PROMPT "OMAP3 Tricorder # " 2698167af14SThomas Weber #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 2708167af14SThomas Weber /* Print Buffer Size */ 2718167af14SThomas Weber #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2728167af14SThomas Weber sizeof(CONFIG_SYS_PROMPT) + 16) 2738167af14SThomas Weber #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 2748167af14SThomas Weber 2758167af14SThomas Weber /* Boot Argument Buffer Size */ 2768167af14SThomas Weber #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 2778167af14SThomas Weber 2788167af14SThomas Weber #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x07000000) 2798167af14SThomas Weber #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 2808167af14SThomas Weber 0x01000000) /* 16MB */ 2818167af14SThomas Weber 2828167af14SThomas Weber #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000) 2838167af14SThomas Weber 2848167af14SThomas Weber /* 2858167af14SThomas Weber * OMAP3 has 12 GP timers, they can be driven by the system clock 2868167af14SThomas Weber * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 2878167af14SThomas Weber * This rate is divided by a local divisor. 2888167af14SThomas Weber */ 2898167af14SThomas Weber #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 2908167af14SThomas Weber #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 2918167af14SThomas Weber #define CONFIG_SYS_HZ 1000 2928167af14SThomas Weber 2938167af14SThomas Weber /* Physical Memory Map */ 2948167af14SThomas Weber #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2958167af14SThomas Weber #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2968167af14SThomas Weber #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2978167af14SThomas Weber 2988167af14SThomas Weber /* NAND and environment organization */ 2998167af14SThomas Weber #define PISMO1_NAND_SIZE GPMC_SIZE_128M 3008167af14SThomas Weber 3018167af14SThomas Weber #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 3028167af14SThomas Weber 3038167af14SThomas Weber #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 3048167af14SThomas Weber #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 3058167af14SThomas Weber #define CONFIG_SYS_INIT_RAM_SIZE 0x800 3068167af14SThomas Weber #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 3078167af14SThomas Weber CONFIG_SYS_INIT_RAM_SIZE - \ 3088167af14SThomas Weber GENERATED_GBL_DATA_SIZE) 3098167af14SThomas Weber 3108167af14SThomas Weber /* SRAM config */ 3118167af14SThomas Weber #define CONFIG_SYS_SRAM_START 0x40200000 3128167af14SThomas Weber #define CONFIG_SYS_SRAM_SIZE 0x10000 3138167af14SThomas Weber 3148167af14SThomas Weber /* Defines for SPL */ 3158167af14SThomas Weber #define CONFIG_SPL 31647f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 3178167af14SThomas Weber #define CONFIG_SPL_NAND_SIMPLE 3188167af14SThomas Weber 31949175c49STom Rini #define CONFIG_SPL_BOARD_INIT 320*89088058SAndreas Bießmann #define CONFIG_SPL_GPIO_SUPPORT 3218167af14SThomas Weber #define CONFIG_SPL_LIBCOMMON_SUPPORT 3228167af14SThomas Weber #define CONFIG_SPL_LIBDISK_SUPPORT 3238167af14SThomas Weber #define CONFIG_SPL_I2C_SUPPORT 3248167af14SThomas Weber #define CONFIG_SPL_LIBGENERIC_SUPPORT 3258167af14SThomas Weber #define CONFIG_SPL_SERIAL_SUPPORT 3268167af14SThomas Weber #define CONFIG_SPL_POWER_SUPPORT 3278167af14SThomas Weber #define CONFIG_SPL_NAND_SUPPORT 3286f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 3296f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 3306f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 3318167af14SThomas Weber #define CONFIG_SPL_MMC_SUPPORT 3328167af14SThomas Weber #define CONFIG_SPL_FAT_SUPPORT 3338167af14SThomas Weber #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 3348167af14SThomas Weber #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 3358167af14SThomas Weber #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 3368167af14SThomas Weber #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 3378167af14SThomas Weber 3388167af14SThomas Weber #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 339616cf60eSAndreas Bießmann #define CONFIG_SPL_MAX_SIZE (55 * 1024) /* 7 KB for stack */ 3408167af14SThomas Weber #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 3418167af14SThomas Weber 3428167af14SThomas Weber #define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/ 3438167af14SThomas Weber #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 3448167af14SThomas Weber 3458167af14SThomas Weber /* NAND boot config */ 3468167af14SThomas Weber #define CONFIG_SYS_NAND_5_ADDR_CYCLE 3478167af14SThomas Weber #define CONFIG_SYS_NAND_PAGE_COUNT 64 3488167af14SThomas Weber #define CONFIG_SYS_NAND_PAGE_SIZE 2048 3498167af14SThomas Weber #define CONFIG_SYS_NAND_OOBSIZE 64 3508167af14SThomas Weber #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 3518167af14SThomas Weber #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 352616cf60eSAndreas Bießmann #define CONFIG_SYS_NAND_ECCPOS {12, 13, 14, 15, 16, 17, 18, 19, 20,\ 353616cf60eSAndreas Bießmann 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33,\ 354616cf60eSAndreas Bießmann 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46,\ 355616cf60eSAndreas Bießmann 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59,\ 356616cf60eSAndreas Bießmann 60, 61, 62, 63} 3578167af14SThomas Weber 3588167af14SThomas Weber #define CONFIG_SYS_NAND_ECCSIZE 512 359616cf60eSAndreas Bießmann #define CONFIG_SYS_NAND_ECCBYTES 13 3608167af14SThomas Weber 3618167af14SThomas Weber #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 3628167af14SThomas Weber 3635c68f123SAndreas Bießmann #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 3645c68f123SAndreas Bießmann #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000 3658167af14SThomas Weber 3668167af14SThomas Weber #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 3678167af14SThomas Weber #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ 3688167af14SThomas Weber 3698167af14SThomas Weber #endif /* __CONFIG_H */ 370