18167af14SThomas Weber /* 28167af14SThomas Weber * (C) Copyright 2006-2008 38167af14SThomas Weber * Texas Instruments. 48167af14SThomas Weber * Richard Woodruff <r-woodruff2@ti.com> 58167af14SThomas Weber * Syed Mohammed Khasim <x0khasim@ti.com> 68167af14SThomas Weber * 78167af14SThomas Weber * (C) Copyright 2012 88167af14SThomas Weber * Corscience GmbH & Co. KG 98167af14SThomas Weber * Thomas Weber <weber@corscience.de> 108167af14SThomas Weber * 118167af14SThomas Weber * Configuration settings for the Tricorder board. 128167af14SThomas Weber * 131a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 148167af14SThomas Weber */ 158167af14SThomas Weber 168167af14SThomas Weber #ifndef __CONFIG_H 178167af14SThomas Weber #define __CONFIG_H 188167af14SThomas Weber 198167af14SThomas Weber /* High Level Configuration Options */ 208167af14SThomas Weber #define CONFIG_OMAP /* in a TI OMAP core */ 21806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON 228167af14SThomas Weber 238167af14SThomas Weber #define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER 248167af14SThomas Weber /* 258167af14SThomas Weber * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 268167af14SThomas Weber * 64 bytes before this address should be set aside for u-boot.img's 278167af14SThomas Weber * header. That is 0x800FFFC0--0x80100000 should not be used for any 288167af14SThomas Weber * other needs. 298167af14SThomas Weber */ 308167af14SThomas Weber #define CONFIG_SYS_TEXT_BASE 0x80100000 318167af14SThomas Weber 328167af14SThomas Weber #define CONFIG_SDRC /* The chip has SDRC controller */ 338167af14SThomas Weber 348167af14SThomas Weber #include <asm/arch/cpu.h> /* get chip and board defs */ 358167af14SThomas Weber #include <asm/arch/omap3.h> 368167af14SThomas Weber 37e6f9d419SAndreas Bießmann #define CONFIG_SYS_GENERIC_BOARD 38e6f9d419SAndreas Bießmann 398167af14SThomas Weber /* Display CPU and Board information */ 408167af14SThomas Weber #define CONFIG_DISPLAY_CPUINFO 418167af14SThomas Weber #define CONFIG_DISPLAY_BOARDINFO 428167af14SThomas Weber 438ce1b82eSThomas Weber #define CONFIG_SILENT_CONSOLE 448ce1b82eSThomas Weber #define CONFIG_ZERO_BOOTDELAY_CHECK 458ce1b82eSThomas Weber 468167af14SThomas Weber /* Clock Defines */ 478167af14SThomas Weber #define V_OSCK 26000000 /* Clock output from T2 */ 488167af14SThomas Weber #define V_SCLK (V_OSCK >> 1) 498167af14SThomas Weber 508167af14SThomas Weber #define CONFIG_MISC_INIT_R 518167af14SThomas Weber 528167af14SThomas Weber #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 538167af14SThomas Weber #define CONFIG_SETUP_MEMORY_TAGS 548167af14SThomas Weber #define CONFIG_INITRD_TAG 558167af14SThomas Weber #define CONFIG_REVISION_TAG 568167af14SThomas Weber 578167af14SThomas Weber #define CONFIG_OF_LIBFDT 588167af14SThomas Weber 598167af14SThomas Weber /* Size of malloc() pool */ 6036f3aab2SBernhard Walle #define CONFIG_SYS_MALLOC_LEN (1024*1024) 618167af14SThomas Weber 628167af14SThomas Weber /* Hardware drivers */ 638167af14SThomas Weber 6489088058SAndreas Bießmann /* GPIO support */ 6589088058SAndreas Bießmann #define CONFIG_OMAP_GPIO 6689088058SAndreas Bießmann 6723475344SAndreas Bießmann /* GPIO banks */ 6823475344SAndreas Bießmann #define CONFIG_OMAP3_GPIO_2 /* GPIO32..63 are in GPIO bank 2 */ 6923475344SAndreas Bießmann 70ad9f072cSAndreas Bießmann /* LED support */ 71ad9f072cSAndreas Bießmann #define CONFIG_STATUS_LED 72ad9f072cSAndreas Bießmann #define CONFIG_BOARD_SPECIFIC_LED 73ad9f072cSAndreas Bießmann #define CONFIG_CMD_LED /* LED command */ 74ad9f072cSAndreas Bießmann #define STATUS_LED_BIT (1 << 0) 75ad9f072cSAndreas Bießmann #define STATUS_LED_STATE STATUS_LED_ON 76ad9f072cSAndreas Bießmann #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2) 77ad9f072cSAndreas Bießmann #define STATUS_LED_BIT1 (1 << 1) 78ad9f072cSAndreas Bießmann #define STATUS_LED_STATE1 STATUS_LED_ON 79ad9f072cSAndreas Bießmann #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2) 80ad9f072cSAndreas Bießmann #define STATUS_LED_BIT2 (1 << 2) 81ad9f072cSAndreas Bießmann #define STATUS_LED_STATE2 STATUS_LED_ON 82ad9f072cSAndreas Bießmann #define STATUS_LED_PERIOD2 (CONFIG_SYS_HZ / 2) 83ad9f072cSAndreas Bießmann 848167af14SThomas Weber /* NS16550 Configuration */ 858167af14SThomas Weber #define CONFIG_SYS_NS16550 868167af14SThomas Weber #define CONFIG_SYS_NS16550_SERIAL 878167af14SThomas Weber #define CONFIG_SYS_NS16550_REG_SIZE (-4) 888167af14SThomas Weber #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 898167af14SThomas Weber 908167af14SThomas Weber /* select serial console configuration */ 918167af14SThomas Weber #define CONFIG_CONS_INDEX 3 928167af14SThomas Weber #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 938167af14SThomas Weber #define CONFIG_SERIAL3 3 948167af14SThomas Weber #define CONFIG_BAUDRATE 115200 958167af14SThomas Weber #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 968167af14SThomas Weber 115200} 978167af14SThomas Weber 988167af14SThomas Weber /* MMC */ 998167af14SThomas Weber #define CONFIG_GENERIC_MMC 1008167af14SThomas Weber #define CONFIG_MMC 1018167af14SThomas Weber #define CONFIG_OMAP_HSMMC 1028167af14SThomas Weber #define CONFIG_DOS_PARTITION 1038167af14SThomas Weber 1048167af14SThomas Weber /* I2C */ 1056789e84eSHeiko Schocher #define CONFIG_SYS_I2C 1066789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 1076789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 1086789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX 1096789e84eSHeiko Schocher 110459f1da8SAndreas Bießmann 111459f1da8SAndreas Bießmann /* EEPROM */ 112459f1da8SAndreas Bießmann #define CONFIG_SYS_I2C_MULTI_EEPROMS 113459f1da8SAndreas Bießmann #define CONFIG_CMD_EEPROM 114459f1da8SAndreas Bießmann #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 115459f1da8SAndreas Bießmann #define CONFIG_SYS_EEPROM_BUS_NUM 1 1168167af14SThomas Weber 1178167af14SThomas Weber /* TWL4030 */ 1188167af14SThomas Weber #define CONFIG_TWL4030_POWER 1198167af14SThomas Weber #define CONFIG_TWL4030_LED 1208167af14SThomas Weber 1218167af14SThomas Weber /* Board NAND Info */ 1228167af14SThomas Weber #define CONFIG_SYS_NO_FLASH /* no NOR flash */ 1238167af14SThomas Weber #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 1245c68f123SAndreas Bießmann #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 1255c68f123SAndreas Bießmann #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \ 1265c68f123SAndreas Bießmann "128k(SPL)," \ 1275c68f123SAndreas Bießmann "1m(u-boot)," \ 1285c68f123SAndreas Bießmann "384k(u-boot-env1)," \ 1295c68f123SAndreas Bießmann "1152k(mtdoops)," \ 1305c68f123SAndreas Bießmann "384k(u-boot-env2)," \ 1315c68f123SAndreas Bießmann "5m(kernel)," \ 1325c68f123SAndreas Bießmann "2m(fdt)," \ 1335c68f123SAndreas Bießmann "-(ubi)" 1348167af14SThomas Weber 1358167af14SThomas Weber #define CONFIG_NAND_OMAP_GPMC 1368167af14SThomas Weber #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1378167af14SThomas Weber /* to access nand */ 1388167af14SThomas Weber #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1398167af14SThomas Weber /* to access nand at */ 1408167af14SThomas Weber /* CS0 */ 1418167af14SThomas Weber #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1428167af14SThomas Weber /* devices */ 143616cf60eSAndreas Bießmann #define CONFIG_BCH 14468ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE 2 14568ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS 56 1468167af14SThomas Weber 1478167af14SThomas Weber /* commands to include */ 1488167af14SThomas Weber #include <config_cmd_default.h> 1498167af14SThomas Weber 1508167af14SThomas Weber #define CONFIG_CMD_EXT2 /* EXT2 Support */ 1518167af14SThomas Weber #define CONFIG_CMD_FAT /* FAT support */ 1528167af14SThomas Weber #define CONFIG_CMD_I2C /* I2C serial bus support */ 1538167af14SThomas Weber #define CONFIG_CMD_MMC /* MMC support */ 1548167af14SThomas Weber #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */ 1558167af14SThomas Weber #define CONFIG_CMD_NAND /* NAND support */ 1568167af14SThomas Weber #define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */ 15736f3aab2SBernhard Walle #define CONFIG_CMD_UBI /* UBI commands */ 15836f3aab2SBernhard Walle #define CONFIG_CMD_UBIFS /* UBIFS commands */ 15936f3aab2SBernhard Walle #define CONFIG_LZO /* LZO is needed for UBIFS */ 1608167af14SThomas Weber 1618167af14SThomas Weber #undef CONFIG_CMD_NET 1628167af14SThomas Weber #undef CONFIG_CMD_NFS 1638167af14SThomas Weber #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1648167af14SThomas Weber #undef CONFIG_CMD_IMI /* iminfo */ 1658167af14SThomas Weber #undef CONFIG_CMD_JFFS2 /* JFFS2 Support */ 1668167af14SThomas Weber 1678167af14SThomas Weber /* needed for ubi */ 1688167af14SThomas Weber #define CONFIG_RBTREE 1698167af14SThomas Weber #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 1708167af14SThomas Weber #define CONFIG_MTD_PARTITIONS 1718167af14SThomas Weber 172ec246452SAndreas Bießmann /* Environment information (this is the common part) */ 1738167af14SThomas Weber 1748ce1b82eSThomas Weber #define CONFIG_BOOTDELAY 0 1758167af14SThomas Weber 17689088058SAndreas Bießmann /* hang() the board on panic() */ 17789088058SAndreas Bießmann #define CONFIG_PANIC_HANG 17889088058SAndreas Bießmann 179ec246452SAndreas Bießmann /* environment placement (for NAND), is different for FLASHCARD but does not 180ec246452SAndreas Bießmann * harm there */ 181ec246452SAndreas Bießmann #define CONFIG_ENV_OFFSET 0x120000 /* env start */ 182ec246452SAndreas Bießmann #define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */ 183ec246452SAndreas Bießmann #define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */ 184ec246452SAndreas Bießmann #define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */ 185ec246452SAndreas Bießmann 1860dff13a9SAndreas Bießmann /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend 1870dff13a9SAndreas Bießmann * value can not be used here! */ 1880dff13a9SAndreas Bießmann #define CONFIG_LOADADDR 0x82000000 1890dff13a9SAndreas Bießmann 190ec246452SAndreas Bießmann #define CONFIG_COMMON_ENV_SETTINGS \ 1918167af14SThomas Weber "console=ttyO2,115200n8\0" \ 1925605979aSThomas Weber "mmcdev=0\0" \ 19383976f1dSThomas Weber "vram=3M\0" \ 1948167af14SThomas Weber "defaultdisplay=lcd\0" \ 195ec246452SAndreas Bießmann "kernelopts=mtdoops.mtddev=3\0" \ 196deac6d66SAndreas Bießmann "mtdparts=" MTDPARTS_DEFAULT "\0" \ 197deac6d66SAndreas Bießmann "mtdids=" MTDIDS_DEFAULT "\0" \ 1988167af14SThomas Weber "commonargs=" \ 1998167af14SThomas Weber "setenv bootargs console=${console} " \ 2005c68f123SAndreas Bießmann "${mtdparts} " \ 201ec246452SAndreas Bießmann "${kernelopts} " \ 202ec246452SAndreas Bießmann "vt.global_cursor_default=0 " \ 2038167af14SThomas Weber "vram=${vram} " \ 204ec246452SAndreas Bießmann "omapdss.def_disp=${defaultdisplay}\0" 205ec246452SAndreas Bießmann 206ec246452SAndreas Bießmann #define CONFIG_BOOTCOMMAND "run autoboot" 207ec246452SAndreas Bießmann 208ec246452SAndreas Bießmann /* specific environment settings for different use cases 209ec246452SAndreas Bießmann * FLASHCARD: used to run a rdimage from sdcard to program the device 210ec246452SAndreas Bießmann * 'NORMAL': used to boot kernel from sdcard, nand, ... 211ec246452SAndreas Bießmann * 212ec246452SAndreas Bießmann * The main aim for the FLASHCARD skin is to have an embedded environment 213ec246452SAndreas Bießmann * which will not be influenced by any data already on the device. 214ec246452SAndreas Bießmann */ 215ec246452SAndreas Bießmann #ifdef CONFIG_FLASHCARD 216ec246452SAndreas Bießmann 217ec246452SAndreas Bießmann #define CONFIG_ENV_IS_NOWHERE 218ec246452SAndreas Bießmann 219ec246452SAndreas Bießmann /* the rdaddr is 16 MiB before the loadaddr */ 220ec246452SAndreas Bießmann #define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0" 221ec246452SAndreas Bießmann 222ec246452SAndreas Bießmann #define CONFIG_EXTRA_ENV_SETTINGS \ 223ec246452SAndreas Bießmann CONFIG_COMMON_ENV_SETTINGS \ 224ec246452SAndreas Bießmann CONFIG_ENV_RDADDR \ 225ec246452SAndreas Bießmann "autoboot=" \ 226ec246452SAndreas Bießmann "run commonargs; " \ 227ec246452SAndreas Bießmann "setenv bootargs ${bootargs} " \ 228ec246452SAndreas Bießmann "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \ 229ec246452SAndreas Bießmann "rdinit=/sbin/init; " \ 230ec246452SAndreas Bießmann "mmc dev ${mmcdev}; mmc rescan; " \ 231ec246452SAndreas Bießmann "fatload mmc ${mmcdev} ${loadaddr} uImage; " \ 232ec246452SAndreas Bießmann "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \ 233ec246452SAndreas Bießmann "bootm ${loadaddr} ${rdaddr}\0" 234ec246452SAndreas Bießmann 235ec246452SAndreas Bießmann #else /* CONFIG_FLASHCARD */ 236ec246452SAndreas Bießmann 237ec246452SAndreas Bießmann #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */ 238ec246452SAndreas Bießmann 239ec246452SAndreas Bießmann #define CONFIG_ENV_IS_IN_NAND 240ec246452SAndreas Bießmann 241ec246452SAndreas Bießmann #define CONFIG_EXTRA_ENV_SETTINGS \ 242ec246452SAndreas Bießmann CONFIG_COMMON_ENV_SETTINGS \ 2438167af14SThomas Weber "mmcargs=" \ 2448167af14SThomas Weber "run commonargs; " \ 2458167af14SThomas Weber "setenv bootargs ${bootargs} " \ 2468167af14SThomas Weber "root=/dev/mmcblk0p2 " \ 247ec246452SAndreas Bießmann "rootwait " \ 248ec246452SAndreas Bießmann "rw\0" \ 2498167af14SThomas Weber "nandargs=" \ 2508167af14SThomas Weber "run commonargs; " \ 2518167af14SThomas Weber "setenv bootargs ${bootargs} " \ 252008ec950SBernhard Walle "root=ubi0:root " \ 2535c68f123SAndreas Bießmann "ubi.mtd=7 " \ 2548167af14SThomas Weber "rootfstype=ubifs " \ 255ec246452SAndreas Bießmann "ro\0" \ 2565605979aSThomas Weber "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 2578167af14SThomas Weber "bootscript=echo Running bootscript from mmc ...; " \ 2588167af14SThomas Weber "source ${loadaddr}\0" \ 2595605979aSThomas Weber "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 2608167af14SThomas Weber "mmcboot=echo Booting from mmc ...; " \ 2618167af14SThomas Weber "run mmcargs; " \ 2628167af14SThomas Weber "bootm ${loadaddr}\0" \ 263deac6d66SAndreas Bießmann "loaduimage_ubi=ubi part ubi; " \ 264949a7710SJoe Hershberger "ubifsmount ubi:root; " \ 265008ec950SBernhard Walle "ubifsload ${loadaddr} /boot/uImage\0" \ 266eadbdf9eSAndreas Bießmann "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \ 2678167af14SThomas Weber "nandboot=echo Booting from nand ...; " \ 2688167af14SThomas Weber "run nandargs; " \ 269eadbdf9eSAndreas Bießmann "run loaduimage_nand; " \ 2708167af14SThomas Weber "bootm ${loadaddr}\0" \ 27166968110SAndrew Bradford "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \ 2728167af14SThomas Weber "if run loadbootscript; then " \ 2738167af14SThomas Weber "run bootscript; " \ 2748167af14SThomas Weber "else " \ 2758167af14SThomas Weber "if run loaduimage; then " \ 2768167af14SThomas Weber "run mmcboot; " \ 2778167af14SThomas Weber "else run nandboot; " \ 2788167af14SThomas Weber "fi; " \ 2798167af14SThomas Weber "fi; " \ 2808167af14SThomas Weber "else run nandboot; fi\0" 2818167af14SThomas Weber 282ec246452SAndreas Bießmann #endif /* CONFIG_FLASHCARD */ 2838167af14SThomas Weber 2848167af14SThomas Weber /* Miscellaneous configurable options */ 2858167af14SThomas Weber #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2868167af14SThomas Weber #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 287ec246452SAndreas Bießmann #define CONFIG_CMDLINE_EDITING /* enable cmdline history */ 2888167af14SThomas Weber #define CONFIG_AUTO_COMPLETE 2898167af14SThomas Weber #define CONFIG_SYS_PROMPT "OMAP3 Tricorder # " 2908167af14SThomas Weber #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 2918167af14SThomas Weber /* Print Buffer Size */ 2928167af14SThomas Weber #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2938167af14SThomas Weber sizeof(CONFIG_SYS_PROMPT) + 16) 2948167af14SThomas Weber #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 2958167af14SThomas Weber 2968167af14SThomas Weber /* Boot Argument Buffer Size */ 2978167af14SThomas Weber #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 2988167af14SThomas Weber 29969df69d1SThomas Weber #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000) 3008167af14SThomas Weber #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 30169df69d1SThomas Weber 0x07000000) /* 112 MB */ 3028167af14SThomas Weber 3038167af14SThomas Weber #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000) 3048167af14SThomas Weber 3058167af14SThomas Weber /* 3068167af14SThomas Weber * OMAP3 has 12 GP timers, they can be driven by the system clock 3078167af14SThomas Weber * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 3088167af14SThomas Weber * This rate is divided by a local divisor. 3098167af14SThomas Weber */ 3108167af14SThomas Weber #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 3118167af14SThomas Weber #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 3128167af14SThomas Weber 3138167af14SThomas Weber /* Physical Memory Map */ 3148167af14SThomas Weber #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 3158167af14SThomas Weber #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 3168167af14SThomas Weber #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 3178167af14SThomas Weber 3188167af14SThomas Weber /* NAND and environment organization */ 3198167af14SThomas Weber #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 3208167af14SThomas Weber 3218167af14SThomas Weber #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 3228167af14SThomas Weber #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 3238167af14SThomas Weber #define CONFIG_SYS_INIT_RAM_SIZE 0x800 3248167af14SThomas Weber #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 3258167af14SThomas Weber CONFIG_SYS_INIT_RAM_SIZE - \ 3268167af14SThomas Weber GENERATED_GBL_DATA_SIZE) 3278167af14SThomas Weber 3288167af14SThomas Weber /* SRAM config */ 3298167af14SThomas Weber #define CONFIG_SYS_SRAM_START 0x40200000 3308167af14SThomas Weber #define CONFIG_SYS_SRAM_SIZE 0x10000 3318167af14SThomas Weber 3328167af14SThomas Weber /* Defines for SPL */ 33347f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 3348167af14SThomas Weber #define CONFIG_SPL_NAND_SIMPLE 3358167af14SThomas Weber 33649175c49STom Rini #define CONFIG_SPL_BOARD_INIT 33789088058SAndreas Bießmann #define CONFIG_SPL_GPIO_SUPPORT 3388167af14SThomas Weber #define CONFIG_SPL_LIBCOMMON_SUPPORT 3398167af14SThomas Weber #define CONFIG_SPL_LIBDISK_SUPPORT 3408167af14SThomas Weber #define CONFIG_SPL_I2C_SUPPORT 3418167af14SThomas Weber #define CONFIG_SPL_LIBGENERIC_SUPPORT 3428167af14SThomas Weber #define CONFIG_SPL_SERIAL_SUPPORT 3438167af14SThomas Weber #define CONFIG_SPL_POWER_SUPPORT 3448167af14SThomas Weber #define CONFIG_SPL_NAND_SUPPORT 3456f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 3466f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 3476f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 3488167af14SThomas Weber #define CONFIG_SPL_MMC_SUPPORT 3498167af14SThomas Weber #define CONFIG_SPL_FAT_SUPPORT 3508167af14SThomas Weber #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 351*205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 352*205b4f33SGuillaume GARDET #define CONFIG_SYS_MMC_SD_FS_BOOT_PARTITION 1 3538167af14SThomas Weber #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 3548167af14SThomas Weber 3558167af14SThomas Weber #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 35601782965SAndreas Bießmann #define CONFIG_SPL_MAX_SIZE (57 * 1024) /* 7 KB for stack */ 3578167af14SThomas Weber #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 3588167af14SThomas Weber 3598167af14SThomas Weber #define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/ 3608167af14SThomas Weber #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 3618167af14SThomas Weber 3628167af14SThomas Weber /* NAND boot config */ 3638167af14SThomas Weber #define CONFIG_SYS_NAND_5_ADDR_CYCLE 3648167af14SThomas Weber #define CONFIG_SYS_NAND_PAGE_COUNT 64 3658167af14SThomas Weber #define CONFIG_SYS_NAND_PAGE_SIZE 2048 3668167af14SThomas Weber #define CONFIG_SYS_NAND_OOBSIZE 64 3678167af14SThomas Weber #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 3688167af14SThomas Weber #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 3691b82491eSAndreas Bießmann #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \ 3701b82491eSAndreas Bießmann 13, 14, 16, 17, 18, 19, 20, 21, 22, \ 3711b82491eSAndreas Bießmann 23, 24, 25, 26, 27, 28, 30, 31, 32, \ 3721b82491eSAndreas Bießmann 33, 34, 35, 36, 37, 38, 39, 40, 41, \ 3731b82491eSAndreas Bießmann 42, 44, 45, 46, 47, 48, 49, 50, 51, \ 3741b82491eSAndreas Bießmann 52, 53, 54, 55, 56} 3758167af14SThomas Weber 3768167af14SThomas Weber #define CONFIG_SYS_NAND_ECCSIZE 512 377616cf60eSAndreas Bießmann #define CONFIG_SYS_NAND_ECCBYTES 13 3783f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW 3798167af14SThomas Weber 3808167af14SThomas Weber #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 3818167af14SThomas Weber 3825c68f123SAndreas Bießmann #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 3835c68f123SAndreas Bießmann #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000 3848167af14SThomas Weber 3858167af14SThomas Weber #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 3868167af14SThomas Weber #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ 3878167af14SThomas Weber 38869df69d1SThomas Weber #define CONFIG_SYS_ALT_MEMTEST 38969df69d1SThomas Weber #define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000 3908167af14SThomas Weber #endif /* __CONFIG_H */ 391