xref: /rk3399_rockchip-uboot/include/configs/trats.h (revision 9199fce23968c9657e00b74ee44f41d0e0fe68b5)
189f95492SHeungJun, Kim /*
289f95492SHeungJun, Kim  * Copyright (C) 2011 Samsung Electronics
389f95492SHeungJun, Kim  * Heungjun Kim <riverful.kim@samsung.com>
489f95492SHeungJun, Kim  *
589f95492SHeungJun, Kim  * Configuation settings for the SAMSUNG TRATS (EXYNOS4210) board.
689f95492SHeungJun, Kim  *
789f95492SHeungJun, Kim  * See file CREDITS for list of people who contributed to this
889f95492SHeungJun, Kim  * project.
989f95492SHeungJun, Kim  *
1089f95492SHeungJun, Kim  * This program is free software; you can redistribute it and/or
1189f95492SHeungJun, Kim  * modify it under the terms of the GNU General Public License as
1289f95492SHeungJun, Kim  * published by the Free Software Foundation; either version 2 of
1389f95492SHeungJun, Kim  * the License, or (at your option) any later version.
1489f95492SHeungJun, Kim  *
1589f95492SHeungJun, Kim  * This program is distributed in the hope that it will be useful,
1689f95492SHeungJun, Kim  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1789f95492SHeungJun, Kim  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1889f95492SHeungJun, Kim  * GNU General Public License for more details.
1989f95492SHeungJun, Kim  *
2089f95492SHeungJun, Kim  * You should have received a copy of the GNU General Public License
2189f95492SHeungJun, Kim  * along with this program; if not, write to the Free Software
2289f95492SHeungJun, Kim  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2389f95492SHeungJun, Kim  * MA 02111-1307 USA
2489f95492SHeungJun, Kim  */
2589f95492SHeungJun, Kim 
2689f95492SHeungJun, Kim #ifndef __CONFIG_H
2789f95492SHeungJun, Kim #define __CONFIG_H
2889f95492SHeungJun, Kim 
2989f95492SHeungJun, Kim /*
3089f95492SHeungJun, Kim  * High Level Configuration Options
3189f95492SHeungJun, Kim  * (easy to change)
3289f95492SHeungJun, Kim  */
3389f95492SHeungJun, Kim #define CONFIG_SAMSUNG		/* in a SAMSUNG core */
3489f95492SHeungJun, Kim #define CONFIG_S5P		/* which is in a S5P Family */
3589f95492SHeungJun, Kim #define CONFIG_EXYNOS4210	/* which is in a EXYNOS4210 */
3689f95492SHeungJun, Kim #define CONFIG_TRATS		/* working with TRATS */
3790464971SDonghwa Lee #define CONFIG_TIZEN		/* TIZEN lib */
3889f95492SHeungJun, Kim 
3989f95492SHeungJun, Kim #include <asm/arch/cpu.h>	/* get chip and board defs */
4089f95492SHeungJun, Kim 
4189f95492SHeungJun, Kim #define CONFIG_ARCH_CPU_INIT
4289f95492SHeungJun, Kim #define CONFIG_DISPLAY_CPUINFO
4389f95492SHeungJun, Kim #define CONFIG_DISPLAY_BOARDINFO
4489f95492SHeungJun, Kim 
45d0460b01SŁukasz Majewski #ifndef CONFIG_SYS_L2CACHE_OFF
46d0460b01SŁukasz Majewski #define CONFIG_SYS_L2_PL310
47d0460b01SŁukasz Majewski #define CONFIG_SYS_PL310_BASE	0x10502000
48d0460b01SŁukasz Majewski #endif
4989f95492SHeungJun, Kim 
5089f95492SHeungJun, Kim #define CONFIG_SYS_SDRAM_BASE		0x40000000
5189f95492SHeungJun, Kim #define CONFIG_SYS_TEXT_BASE		0x63300000
5289f95492SHeungJun, Kim 
5389f95492SHeungJun, Kim /* input clock of PLL: TRATS has 24MHz input clock at EXYNOS4210 */
5489f95492SHeungJun, Kim #define CONFIG_SYS_CLK_FREQ_C210	24000000
555e46f83cSChander Kashyap #define CONFIG_SYS_CLK_FREQ		CONFIG_SYS_CLK_FREQ_C210
5689f95492SHeungJun, Kim 
5789f95492SHeungJun, Kim #define CONFIG_SETUP_MEMORY_TAGS
5889f95492SHeungJun, Kim #define CONFIG_CMDLINE_TAG
5989f95492SHeungJun, Kim #define CONFIG_REVISION_TAG
6089f95492SHeungJun, Kim #define CONFIG_CMDLINE_EDITING
6189f95492SHeungJun, Kim #define CONFIG_SKIP_LOWLEVEL_INIT
6289f95492SHeungJun, Kim #define CONFIG_BOARD_EARLY_INIT_F
6389f95492SHeungJun, Kim 
6489f95492SHeungJun, Kim /* MACH_TYPE_TRATS macro will be removed once added to mach-types */
6589f95492SHeungJun, Kim #define MACH_TYPE_TRATS			3928
6689f95492SHeungJun, Kim #define CONFIG_MACH_TYPE		MACH_TYPE_TRATS
6789f95492SHeungJun, Kim 
6889f95492SHeungJun, Kim /* Size of malloc() pool */
69*9199fce2SŁukasz Majewski #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (16 << 20))
7089f95492SHeungJun, Kim 
7189f95492SHeungJun, Kim /* select serial console configuration */
7289f95492SHeungJun, Kim #define CONFIG_SERIAL2			/* use SERIAL 2 */
7389f95492SHeungJun, Kim #define CONFIG_BAUDRATE			115200
7489f95492SHeungJun, Kim 
7589f95492SHeungJun, Kim /* MMC */
7689f95492SHeungJun, Kim #define CONFIG_GENERIC_MMC
7789f95492SHeungJun, Kim #define CONFIG_MMC
787d2d58b4SJaehoon Chung #define CONFIG_S5P_SDHCI
797d2d58b4SJaehoon Chung #define CONFIG_SDHCI
80b09ed6e4SJaehoon Chung #define CONFIG_MMC_SDMA
8189f95492SHeungJun, Kim 
8289f95492SHeungJun, Kim /* PWM */
8389f95492SHeungJun, Kim #define CONFIG_PWM
8489f95492SHeungJun, Kim 
8589f95492SHeungJun, Kim /* It should define before config_cmd_default.h */
8689f95492SHeungJun, Kim #define CONFIG_SYS_NO_FLASH
8789f95492SHeungJun, Kim 
8889f95492SHeungJun, Kim /* Command definition */
8989f95492SHeungJun, Kim #include <config_cmd_default.h>
9089f95492SHeungJun, Kim 
9189f95492SHeungJun, Kim #undef CONFIG_CMD_FPGA
9289f95492SHeungJun, Kim #undef CONFIG_CMD_MISC
9389f95492SHeungJun, Kim #undef CONFIG_CMD_NET
9489f95492SHeungJun, Kim #undef CONFIG_CMD_NFS
9589f95492SHeungJun, Kim #undef CONFIG_CMD_XIMG
9689f95492SHeungJun, Kim #undef CONFIG_CMD_CACHE
9789f95492SHeungJun, Kim #undef CONFIG_CMD_ONENAND
9889f95492SHeungJun, Kim #undef CONFIG_CMD_MTDPARTS
9989f95492SHeungJun, Kim #define CONFIG_CMD_MMC
10093a1ab57SLukasz Majewski #define CONFIG_CMD_DFU
1019960d9a8SLukasz Majewski #define CONFIG_CMD_GPT
10235777e22SŁukasz Majewski #define CONFIG_CMD_SETEXPR
10393a1ab57SLukasz Majewski 
10493a1ab57SLukasz Majewski /* FAT */
10593a1ab57SLukasz Majewski #define CONFIG_CMD_FAT
10693a1ab57SLukasz Majewski #define CONFIG_FAT_WRITE
10793a1ab57SLukasz Majewski 
10893a1ab57SLukasz Majewski /* USB Composite download gadget - g_dnl */
10993a1ab57SLukasz Majewski #define CONFIG_USBDOWNLOAD_GADGET
11093a1ab57SLukasz Majewski #define CONFIG_DFU_FUNCTION
11193a1ab57SLukasz Majewski #define CONFIG_DFU_MMC
11293a1ab57SLukasz Majewski 
11393a1ab57SLukasz Majewski /* USB Samsung's IDs */
11493a1ab57SLukasz Majewski #define CONFIG_G_DNL_VENDOR_NUM 0x04E8
11593a1ab57SLukasz Majewski #define CONFIG_G_DNL_PRODUCT_NUM 0x6601
11693a1ab57SLukasz Majewski #define CONFIG_G_DNL_MANUFACTURER "Samsung"
11789f95492SHeungJun, Kim 
11889f95492SHeungJun, Kim #define CONFIG_BOOTDELAY		1
11989f95492SHeungJun, Kim #define CONFIG_ZERO_BOOTDELAY_CHECK
12089f95492SHeungJun, Kim #define CONFIG_BOOTARGS			"Please use defined boot"
12189f95492SHeungJun, Kim #define CONFIG_BOOTCOMMAND		"run mmcboot"
12289f95492SHeungJun, Kim 
12389f95492SHeungJun, Kim #define CONFIG_DEFAULT_CONSOLE		"console=ttySAC2,115200n8\0"
12489f95492SHeungJun, Kim #define CONFIG_BOOTBLOCK		"10"
12589f95492SHeungJun, Kim #define CONFIG_ENV_COMMON_BOOT		"${console} ${meminfo}"
12689f95492SHeungJun, Kim 
1279960d9a8SLukasz Majewski /* Tizen - partitions definitions */
1289960d9a8SLukasz Majewski #define PARTS_CSA		"csa-mmc"
1299960d9a8SLukasz Majewski #define PARTS_BOOTLOADER	"u-boot"
1309960d9a8SLukasz Majewski #define PARTS_BOOT		"boot"
1319960d9a8SLukasz Majewski #define PARTS_ROOT		"platform"
1329960d9a8SLukasz Majewski #define PARTS_DATA		"data"
1339960d9a8SLukasz Majewski #define PARTS_CSC		"csc"
1349960d9a8SLukasz Majewski #define PARTS_UMS		"ums"
1359960d9a8SLukasz Majewski 
1369960d9a8SLukasz Majewski #define PARTS_DEFAULT \
1379960d9a8SLukasz Majewski 	"uuid_disk=${uuid_gpt_disk};" \
1389960d9a8SLukasz Majewski 	"name="PARTS_CSA",size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
1399960d9a8SLukasz Majewski 	"name="PARTS_BOOTLOADER",size=60MiB," \
1409960d9a8SLukasz Majewski 		"uuid=${uuid_gpt_"PARTS_BOOTLOADER"};" \
1419960d9a8SLukasz Majewski 	"name="PARTS_BOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
1429960d9a8SLukasz Majewski 	"name="PARTS_ROOT",size=1GiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
1439960d9a8SLukasz Majewski 	"name="PARTS_DATA",size=3GiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
1449960d9a8SLukasz Majewski 	"name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
1459960d9a8SLukasz Majewski 	"name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
1469960d9a8SLukasz Majewski 
14793a1ab57SLukasz Majewski #define CONFIG_DFU_ALT \
14893a1ab57SLukasz Majewski 	"u-boot mmc 80 400;" \
149ba223bb2SArkadiusz Wlodarczyk 	"uImage ext4 0 2;" \
150ba223bb2SArkadiusz Wlodarczyk 	"exynos4210-trats.dtb ext4 0 2\0"
15193a1ab57SLukasz Majewski 
15289f95492SHeungJun, Kim #define CONFIG_ENV_OVERWRITE
15389f95492SHeungJun, Kim #define CONFIG_SYS_CONSOLE_INFO_QUIET
15489f95492SHeungJun, Kim #define CONFIG_SYS_CONSOLE_IS_IN_ENV
15589f95492SHeungJun, Kim 
15689f95492SHeungJun, Kim #define CONFIG_EXTRA_ENV_SETTINGS \
15789f95492SHeungJun, Kim 	"bootk=" \
158ba223bb2SArkadiusz Wlodarczyk 		"run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
15989f95492SHeungJun, Kim 	"updatemmc=" \
16089f95492SHeungJun, Kim 		"mmc boot 0 1 1 1; mmc write 0 0x42008000 0 0x200;" \
16189f95492SHeungJun, Kim 		"mmc boot 0 1 1 0\0" \
16289f95492SHeungJun, Kim 	"updatebackup=" \
16389f95492SHeungJun, Kim 		"mmc boot 0 1 1 2; mmc write 0 0x42100000 0 0x200;" \
16489f95492SHeungJun, Kim 		"mmc boot 0 1 1 0\0" \
16589f95492SHeungJun, Kim 	"updatebootb=" \
16689f95492SHeungJun, Kim 		"mmc read 0 0x42100000 0x80 0x200; run updatebackup\0" \
16789f95492SHeungJun, Kim 	"lpj=lpj=3981312\0" \
16889f95492SHeungJun, Kim 	"nfsboot=" \
16935777e22SŁukasz Majewski 		"setenv bootargs root=/dev/nfs rw " \
17089f95492SHeungJun, Kim 		"nfsroot=${nfsroot},nolock,tcp " \
17189f95492SHeungJun, Kim 		"ip=${ipaddr}:${serverip}:${gatewayip}:" \
17289f95492SHeungJun, Kim 		"${netmask}:generic:usb0:off " CONFIG_ENV_COMMON_BOOT \
17389f95492SHeungJun, Kim 		"; run bootk\0" \
17489f95492SHeungJun, Kim 	"ramfsboot=" \
17535777e22SŁukasz Majewski 		"setenv bootargs root=/dev/ram0 rw rootfstype=ext2 " \
17689f95492SHeungJun, Kim 		"${console} ${meminfo} " \
17789f95492SHeungJun, Kim 		"initrd=0x43000000,8M ramdisk=8192\0" \
17889f95492SHeungJun, Kim 	"mmcboot=" \
17935777e22SŁukasz Majewski 		"setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
18089f95492SHeungJun, Kim 		"${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
181ba223bb2SArkadiusz Wlodarczyk 		"run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
18235777e22SŁukasz Majewski 	"bootchart=setenv opts init=/sbin/bootchartd; run bootcmd\0" \
18389f95492SHeungJun, Kim 	"boottrace=setenv opts initcall_debug; run bootcmd\0" \
18489f95492SHeungJun, Kim 	"mmcoops=mmc read 0 0x40000000 0x40 8; md 0x40000000 0x400\0" \
18589f95492SHeungJun, Kim 	"verify=n\0" \
18689f95492SHeungJun, Kim 	"rootfstype=ext4\0" \
18789f95492SHeungJun, Kim 	"console=" CONFIG_DEFAULT_CONSOLE \
18889f95492SHeungJun, Kim 	"meminfo=crashkernel=32M@0x50000000\0" \
18989f95492SHeungJun, Kim 	"nfsroot=/nfsroot/arm\0" \
19089f95492SHeungJun, Kim 	"bootblock=" CONFIG_BOOTBLOCK "\0" \
19135777e22SŁukasz Majewski 	"loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 uImage\0" \
192ba223bb2SArkadiusz Wlodarczyk 	"loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr}" \
193ba223bb2SArkadiusz Wlodarczyk 		"${fdtfile}\0" \
19489f95492SHeungJun, Kim 	"mmcdev=0\0" \
19589f95492SHeungJun, Kim 	"mmcbootpart=2\0" \
19635777e22SŁukasz Majewski 	"mmcrootpart=5\0" \
19793a1ab57SLukasz Majewski 	"opts=always_resume=1\0" \
1989960d9a8SLukasz Majewski 	"partitions=" PARTS_DEFAULT \
19935777e22SŁukasz Majewski 	"dfu_alt_info=" CONFIG_DFU_ALT \
20035777e22SŁukasz Majewski 	"spladdr=0x40000100\0" \
20135777e22SŁukasz Majewski 	"splsize=0x200\0" \
20235777e22SŁukasz Majewski 	"splfile=falcon.bin\0" \
20335777e22SŁukasz Majewski 	"spl_export=" \
20435777e22SŁukasz Majewski 		   "setexpr spl_imgsize ${splsize} + 8 ;" \
205dc993a65SPrzemyslaw Marczak 		   "setenv spl_imgsize 0x${spl_imgsize};" \
20635777e22SŁukasz Majewski 		   "setexpr spl_imgaddr ${spladdr} - 8 ;" \
20735777e22SŁukasz Majewski 		   "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
20835777e22SŁukasz Majewski 		   "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
20935777e22SŁukasz Majewski 		   "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
21035777e22SŁukasz Majewski 		   "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
21135777e22SŁukasz Majewski 		   "spl export atags 0x40007FC0;" \
21235777e22SŁukasz Majewski 		   "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
21335777e22SŁukasz Majewski 		   "mw.l ${spl_addr_tmp} ${splsize};" \
21435777e22SŁukasz Majewski 		   "ext4write mmc ${mmcdev}:${mmcbootpart}" \
21535777e22SŁukasz Majewski 		   " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
21635777e22SŁukasz Majewski 		   "setenv spl_imgsize;" \
21735777e22SŁukasz Majewski 		   "setenv spl_imgaddr;" \
218ba223bb2SArkadiusz Wlodarczyk 		   "setenv spl_addr_tmp;\0" \
219ba223bb2SArkadiusz Wlodarczyk 	"fdtaddr=40800000\0" \
220ba223bb2SArkadiusz Wlodarczyk 	"fdtfile=exynos4210-trats.dtb\0"
221ba223bb2SArkadiusz Wlodarczyk 
22289f95492SHeungJun, Kim 
22389f95492SHeungJun, Kim /* Miscellaneous configurable options */
22489f95492SHeungJun, Kim #define CONFIG_SYS_LONGHELP		/* undef to save memory */
22589f95492SHeungJun, Kim #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
22689f95492SHeungJun, Kim #define CONFIG_SYS_PROMPT		"TRATS # "
22789f95492SHeungJun, Kim #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
22889f95492SHeungJun, Kim #define CONFIG_SYS_PBSIZE		384	/* Print Buffer Size */
22989f95492SHeungJun, Kim #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
23089f95492SHeungJun, Kim /* Boot Argument Buffer Size */
23189f95492SHeungJun, Kim #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
23289f95492SHeungJun, Kim /* memtest works on */
23389f95492SHeungJun, Kim #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
23489f95492SHeungJun, Kim #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_SDRAM_BASE + 0x5000000)
23589f95492SHeungJun, Kim #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x4800000)
23689f95492SHeungJun, Kim 
23789f95492SHeungJun, Kim #define CONFIG_SYS_HZ			1000
23889f95492SHeungJun, Kim 
239b5598578SPiotr Wilczek /* TRATS has 4 banks of DRAM */
240b5598578SPiotr Wilczek #define CONFIG_NR_DRAM_BANKS	4
241b5598578SPiotr Wilczek #define SDRAM_BANK_SIZE		(256UL << 20UL)	/* 256 MB */
242b5598578SPiotr Wilczek #define PHYS_SDRAM_1		CONFIG_SYS_SDRAM_BASE
243b5598578SPiotr Wilczek #define PHYS_SDRAM_1_SIZE	SDRAM_BANK_SIZE
244b5598578SPiotr Wilczek #define PHYS_SDRAM_2		(CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
245b5598578SPiotr Wilczek #define PHYS_SDRAM_2_SIZE	SDRAM_BANK_SIZE
246b5598578SPiotr Wilczek #define PHYS_SDRAM_3		(CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
247b5598578SPiotr Wilczek #define PHYS_SDRAM_3_SIZE	SDRAM_BANK_SIZE
248b5598578SPiotr Wilczek #define PHYS_SDRAM_4		(CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
249b5598578SPiotr Wilczek #define PHYS_SDRAM_4_SIZE	SDRAM_BANK_SIZE
25089f95492SHeungJun, Kim 
25189f95492SHeungJun, Kim #define CONFIG_SYS_MEM_TOP_HIDE		(1 << 20)	/* ram console */
25289f95492SHeungJun, Kim 
25389f95492SHeungJun, Kim #define CONFIG_SYS_MONITOR_BASE		0x00000000
25489f95492SHeungJun, Kim #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
25589f95492SHeungJun, Kim 
25689f95492SHeungJun, Kim #define CONFIG_ENV_IS_IN_MMC
25789f95492SHeungJun, Kim #define CONFIG_SYS_MMC_ENV_DEV		0
25889f95492SHeungJun, Kim #define CONFIG_ENV_SIZE			4096
25989f95492SHeungJun, Kim #define CONFIG_ENV_OFFSET		((32 - 4) << 10) /* 32KiB - 4KiB */
26089f95492SHeungJun, Kim 
26189f95492SHeungJun, Kim #define CONFIG_DOS_PARTITION
26235777e22SŁukasz Majewski #define CONFIG_EFI_PARTITION
26335777e22SŁukasz Majewski 
26435777e22SŁukasz Majewski /* EXT4 */
26535777e22SŁukasz Majewski #define CONFIG_CMD_EXT4
26635777e22SŁukasz Majewski #define CONFIG_CMD_EXT4_WRITE
26735777e22SŁukasz Majewski /* Falcon mode definitions */
26835777e22SŁukasz Majewski #define CONFIG_CMD_SPL
26935777e22SŁukasz Majewski #define CONFIG_SYS_SPL_ARGS_ADDR        PHYS_SDRAM_1 + 0x100
27089f95492SHeungJun, Kim 
2719960d9a8SLukasz Majewski /* GPT */
2729960d9a8SLukasz Majewski #define CONFIG_EFI_PARTITION
2739960d9a8SLukasz Majewski #define CONFIG_PARTITION_UUIDS
2749960d9a8SLukasz Majewski 
27589f95492SHeungJun, Kim #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_LOAD_ADDR - GENERATED_GBL_DATA_SIZE)
27689f95492SHeungJun, Kim #define CONFIG_SYS_CACHELINE_SIZE       32
27789f95492SHeungJun, Kim 
27889f95492SHeungJun, Kim #define CONFIG_SOFT_I2C
27989f95492SHeungJun, Kim #define CONFIG_SOFT_I2C_READ_REPEATED_START
280fd8dca83SŁukasz Majewski #define CONFIG_SYS_I2C_INIT_BOARD
28189f95492SHeungJun, Kim #define CONFIG_SYS_I2C_SPEED	50000
28289f95492SHeungJun, Kim #define CONFIG_I2C_MULTI_BUS
283fd8dca83SŁukasz Majewski #define CONFIG_SOFT_I2C_MULTI_BUS
284fd8dca83SŁukasz Majewski #define CONFIG_SYS_MAX_I2C_BUS	15
285fd8dca83SŁukasz Majewski 
286fd8dca83SŁukasz Majewski #include <asm/arch/gpio.h>
287fd8dca83SŁukasz Majewski 
288fd8dca83SŁukasz Majewski /* I2C PMIC */
289fd8dca83SŁukasz Majewski #define CONFIG_SOFT_I2C_I2C5_SCL exynos4_gpio_part1_get_nr(b, 7)
290fd8dca83SŁukasz Majewski #define CONFIG_SOFT_I2C_I2C5_SDA exynos4_gpio_part1_get_nr(b, 6)
291fd8dca83SŁukasz Majewski 
292fd8dca83SŁukasz Majewski /* I2C FG */
293fd8dca83SŁukasz Majewski #define CONFIG_SOFT_I2C_I2C9_SCL exynos4_gpio_part2_get_nr(y4, 1)
294fd8dca83SŁukasz Majewski #define CONFIG_SOFT_I2C_I2C9_SDA exynos4_gpio_part2_get_nr(y4, 0)
295fd8dca83SŁukasz Majewski 
296fd8dca83SŁukasz Majewski #define CONFIG_SOFT_I2C_GPIO_SCL get_multi_scl_pin()
297fd8dca83SŁukasz Majewski #define CONFIG_SOFT_I2C_GPIO_SDA get_multi_sda_pin()
298fd8dca83SŁukasz Majewski #define I2C_INIT multi_i2c_init()
29989f95492SHeungJun, Kim 
300be3b51aaSŁukasz Majewski #define CONFIG_POWER
301be3b51aaSŁukasz Majewski #define CONFIG_POWER_I2C
302be3b51aaSŁukasz Majewski #define CONFIG_POWER_MAX8997
30389f95492SHeungJun, Kim 
3045a77358cSŁukasz Majewski #define CONFIG_POWER_FG
3055a77358cSŁukasz Majewski #define CONFIG_POWER_FG_MAX17042
3067dcda99dSŁukasz Majewski #define CONFIG_POWER_MUIC
3077dcda99dSŁukasz Majewski #define CONFIG_POWER_MUIC_MAX8997
30861365ffcSŁukasz Majewski #define CONFIG_POWER_BATTERY
30961365ffcSŁukasz Majewski #define CONFIG_POWER_BATTERY_TRATS
31089f95492SHeungJun, Kim #define CONFIG_USB_GADGET
31189f95492SHeungJun, Kim #define CONFIG_USB_GADGET_S3C_UDC_OTG
31289f95492SHeungJun, Kim #define CONFIG_USB_GADGET_DUALSPEED
31393a1ab57SLukasz Majewski #define CONFIG_USB_GADGET_VBUS_DRAW	2
31489f95492SHeungJun, Kim 
31551b1cd6dSDonghwa Lee /* LCD */
31651b1cd6dSDonghwa Lee #define CONFIG_EXYNOS_FB
31751b1cd6dSDonghwa Lee #define CONFIG_LCD
31890464971SDonghwa Lee #define CONFIG_CMD_BMP
31990464971SDonghwa Lee #define CONFIG_BMP_32BPP
32051b1cd6dSDonghwa Lee #define CONFIG_FB_ADDR		0x52504000
32151b1cd6dSDonghwa Lee #define CONFIG_S6E8AX0
32251b1cd6dSDonghwa Lee #define CONFIG_EXYNOS_MIPI_DSIM
32390464971SDonghwa Lee #define CONFIG_VIDEO_BMP_GZIP
32490464971SDonghwa Lee #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 120 * 4) + (1 << 12))
32551b1cd6dSDonghwa Lee 
32683301b4fSLukasz Majewski #define CONFIG_CMD_USB_MASS_STORAGE
32783301b4fSLukasz Majewski #if defined(CONFIG_CMD_USB_MASS_STORAGE)
32883301b4fSLukasz Majewski #define CONFIG_USB_GADGET_MASS_STORAGE
32983301b4fSLukasz Majewski #endif
33083301b4fSLukasz Majewski 
331ba223bb2SArkadiusz Wlodarczyk /* Pass open firmware flat tree */
332ba223bb2SArkadiusz Wlodarczyk #define CONFIG_OF_LIBFDT    1
333ba223bb2SArkadiusz Wlodarczyk 
33489f95492SHeungJun, Kim #endif	/* __CONFIG_H */
335