xref: /rk3399_rockchip-uboot/include/configs/ti_omap5_common.h (revision df6b506f16d2666ebac5b9d61b67bb6bbfaea6de)
13d657a05SEnric Balletbò i Serra /*
23d657a05SEnric Balletbò i Serra  * (C) Copyright 2013
33d657a05SEnric Balletbò i Serra  * Texas Instruments Incorporated.
43d657a05SEnric Balletbò i Serra  * Sricharan R	  <r.sricharan@ti.com>
53d657a05SEnric Balletbò i Serra  *
63d657a05SEnric Balletbò i Serra  * Derived from OMAP4 done by:
73d657a05SEnric Balletbò i Serra  *	Aneesh V <aneesh@ti.com>
83d657a05SEnric Balletbò i Serra  *
93d657a05SEnric Balletbò i Serra  * TI OMAP5 AND DRA7XX common configuration settings
103d657a05SEnric Balletbò i Serra  *
113d657a05SEnric Balletbò i Serra  * SPDX-License-Identifier:	GPL-2.0+
123d657a05SEnric Balletbò i Serra  *
133d657a05SEnric Balletbò i Serra  * For more details, please see the technical documents listed at
143d657a05SEnric Balletbò i Serra  * http://www.ti.com/product/omap5432
153d657a05SEnric Balletbò i Serra  */
163d657a05SEnric Balletbò i Serra 
173d657a05SEnric Balletbò i Serra #ifndef __CONFIG_TI_OMAP5_COMMON_H
183d657a05SEnric Balletbò i Serra #define __CONFIG_TI_OMAP5_COMMON_H
193d657a05SEnric Balletbò i Serra 
203d657a05SEnric Balletbò i Serra #define CONFIG_DISPLAY_CPUINFO
213d657a05SEnric Balletbò i Serra #define CONFIG_DISPLAY_BOARDINFO
223d657a05SEnric Balletbò i Serra 
235f603761SPraveen Rao /* Common ARM Erratas */
245f603761SPraveen Rao #define CONFIG_ARM_ERRATA_798870
255f603761SPraveen Rao 
263d657a05SEnric Balletbò i Serra #define CONFIG_SYS_CACHELINE_SIZE	64
273d657a05SEnric Balletbò i Serra 
283d657a05SEnric Balletbò i Serra /* Use General purpose timer 1 */
293d657a05SEnric Balletbò i Serra #define CONFIG_SYS_TIMERBASE		GPT2_BASE
303d657a05SEnric Balletbò i Serra 
313d657a05SEnric Balletbò i Serra /*
323d657a05SEnric Balletbò i Serra  * For the DDR timing information we can either dynamically determine
333d657a05SEnric Balletbò i Serra  * the timings to use or use pre-determined timings (based on using the
343d657a05SEnric Balletbò i Serra  * dynamic method.  Default to the static timing infomation.
353d657a05SEnric Balletbò i Serra  */
363d657a05SEnric Balletbò i Serra #define CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
373d657a05SEnric Balletbò i Serra #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
383d657a05SEnric Balletbò i Serra #define CONFIG_SYS_AUTOMATIC_SDRAM_DETECTION
393d657a05SEnric Balletbò i Serra #define CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS
403d657a05SEnric Balletbò i Serra #endif
413d657a05SEnric Balletbò i Serra 
423d657a05SEnric Balletbò i Serra #define CONFIG_PALMAS_POWER
433d657a05SEnric Balletbò i Serra 
443d657a05SEnric Balletbò i Serra #include <asm/arch/cpu.h>
453d657a05SEnric Balletbò i Serra #include <asm/arch/omap.h>
463d657a05SEnric Balletbò i Serra 
479a0f4004SNishanth Menon #include <configs/ti_armv7_omap.h>
483d657a05SEnric Balletbò i Serra 
493d657a05SEnric Balletbò i Serra /*
503d657a05SEnric Balletbò i Serra  * Hardware drivers
513d657a05SEnric Balletbò i Serra  */
52c7b9686dSThomas Chou #define CONFIG_SYS_NS16550_CLK		48000000
5301e870b7STom Rini #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_DM_SERIAL)
543d657a05SEnric Balletbò i Serra #define CONFIG_SYS_NS16550_SERIAL
553d657a05SEnric Balletbò i Serra #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
5601e870b7STom Rini #endif
573d657a05SEnric Balletbò i Serra 
583d657a05SEnric Balletbò i Serra /*
593d657a05SEnric Balletbò i Serra  * Environment setup
603d657a05SEnric Balletbò i Serra  */
613d657a05SEnric Balletbò i Serra #ifndef PARTS_DEFAULT
623d657a05SEnric Balletbò i Serra #define PARTS_DEFAULT
633d657a05SEnric Balletbò i Serra #endif
643d657a05SEnric Balletbò i Serra 
657a5a3e37SKishon Vijay Abraham I #ifndef DFUARGS
667a5a3e37SKishon Vijay Abraham I #define DFUARGS
677a5a3e37SKishon Vijay Abraham I #endif
687a5a3e37SKishon Vijay Abraham I 
6908520bf5STom Rini #ifndef CONFIG_SPL_BUILD
704ec3f6e5SLokesh Vutla #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
713d657a05SEnric Balletbò i Serra #define CONFIG_EXTRA_ENV_SETTINGS \
72fb3ad9bdSTom Rini 	DEFAULT_LINUX_BOOT_ENV \
7385d17be3SLokesh Vutla 	DEFAULT_MMC_TI_ARGS \
743d657a05SEnric Balletbò i Serra 	"console=" CONSOLEDEV ",115200n8\0" \
753d657a05SEnric Balletbò i Serra 	"fdtfile=undefined\0" \
763d657a05SEnric Balletbò i Serra 	"bootpart=0:2\0" \
773d657a05SEnric Balletbò i Serra 	"bootdir=/boot\0" \
783d657a05SEnric Balletbò i Serra 	"bootfile=zImage\0" \
793d657a05SEnric Balletbò i Serra 	"usbtty=cdc_acm\0" \
803d657a05SEnric Balletbò i Serra 	"vram=16M\0" \
813d657a05SEnric Balletbò i Serra 	"partitions=" PARTS_DEFAULT "\0" \
823d657a05SEnric Balletbò i Serra 	"optargs=\0" \
8316862604SLokesh Vutla 	"dofastboot=0\0" \
843d657a05SEnric Balletbò i Serra 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
853d657a05SEnric Balletbò i Serra 	"bootscript=echo Running bootscript from mmc${mmcdev} ...; " \
863d657a05SEnric Balletbò i Serra 		"source ${loadaddr}\0" \
873d657a05SEnric Balletbò i Serra 	"loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \
883d657a05SEnric Balletbò i Serra 	"mmcboot=mmc dev ${mmcdev}; " \
893d657a05SEnric Balletbò i Serra 		"if mmc rescan; then " \
903d657a05SEnric Balletbò i Serra 			"echo SD/MMC found on device ${mmcdev};" \
913d657a05SEnric Balletbò i Serra 			"if run loadimage; then " \
923d657a05SEnric Balletbò i Serra 				"run loadfdt; " \
933d657a05SEnric Balletbò i Serra 				"echo Booting from mmc${mmcdev} ...; " \
9485d17be3SLokesh Vutla 				"run args_mmc; " \
953d657a05SEnric Balletbò i Serra 				"bootz ${loadaddr} - ${fdtaddr}; " \
963d657a05SEnric Balletbò i Serra 			"fi;" \
973d657a05SEnric Balletbò i Serra 		"fi;\0" \
983d657a05SEnric Balletbò i Serra 	"findfdt="\
993d657a05SEnric Balletbò i Serra 		"if test $board_name = omap5_uevm; then " \
1003d657a05SEnric Balletbò i Serra 			"setenv fdtfile omap5-uevm.dtb; fi; " \
1013d657a05SEnric Balletbò i Serra 		"if test $board_name = dra7xx; then " \
1023d657a05SEnric Balletbò i Serra 			"setenv fdtfile dra7-evm.dtb; fi;" \
103*df6b506fSLokesh Vutla 		"if test $board_name = dra72x-revc; then " \
104*df6b506fSLokesh Vutla 			"setenv fdtfile dra72-evm-revc.dtb; fi;" \
1054ec3f6e5SLokesh Vutla 		"if test $board_name = dra72x; then " \
1064ec3f6e5SLokesh Vutla 			"setenv fdtfile dra72-evm.dtb; fi;" \
1071e4ad74bSFelipe Balbi 		"if test $board_name = beagle_x15; then " \
1081e4ad74bSFelipe Balbi 			"setenv fdtfile am57xx-beagle-x15.dtb; fi;" \
109cc5cdaadSLokesh Vutla 		"if test $board_name = am572x_idk; then " \
110cc5cdaadSLokesh Vutla 			"setenv fdtfile am572x-idk.dtb; fi;" \
111212f96f6SKipisz, Steven 		"if test $board_name = am57xx_evm; then " \
112212f96f6SKipisz, Steven 			"setenv fdtfile am57xx-beagle-x15.dtb; fi;" \
1133d657a05SEnric Balletbò i Serra 		"if test $fdtfile = undefined; then " \
1143d657a05SEnric Balletbò i Serra 			"echo WARNING: Could not determine device tree to use; fi; \0" \
1153d657a05SEnric Balletbò i Serra 	"loadfdt=load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile};\0" \
1167a5a3e37SKishon Vijay Abraham I 	DFUARGS \
1172320866bSCooper Jr., Franklin 	NETARGS \
1183d657a05SEnric Balletbò i Serra 
1193d657a05SEnric Balletbò i Serra #define CONFIG_BOOTCOMMAND \
120ecd85579SDileep Katta 	"if test ${dofastboot} -eq 1; then " \
121ecd85579SDileep Katta 		"echo Boot fastboot requested, resetting dofastboot ...;" \
122ecd85579SDileep Katta 		"setenv dofastboot 0; saveenv;" \
1238d2f0039SPaul Kocialkowski 		"echo Booting into fastboot ...; fastboot 0;" \
124ecd85579SDileep Katta 	"fi;" \
1253d657a05SEnric Balletbò i Serra 	"run findfdt; " \
12618c534bbSLokesh Vutla 	"run envboot; " \
1273d657a05SEnric Balletbò i Serra 	"run mmcboot;" \
1283d657a05SEnric Balletbò i Serra 	"setenv mmcdev 1; " \
1293d657a05SEnric Balletbò i Serra 	"setenv bootpart 1:2; " \
1303d657a05SEnric Balletbò i Serra 	"setenv mmcroot /dev/mmcblk0p2 rw; " \
1313d657a05SEnric Balletbò i Serra 	"run mmcboot;" \
132ecd85579SDileep Katta 	""
13308520bf5STom Rini #endif
1343d657a05SEnric Balletbò i Serra 
1353d657a05SEnric Balletbò i Serra /*
1363d657a05SEnric Balletbò i Serra  * SPL related defines.  The Public RAM memory map the ROM defines the
137b9b8403fSDaniel Allred  * area between 0x40300000 and 0x4031E000 as a download area for OMAP5.
138b9b8403fSDaniel Allred  * On DRA7xx/AM57XX the download area is between 0x40300000 and 0x4037E000.
139b9b8403fSDaniel Allred  * We set CONFIG_SPL_DISPLAY_PRINT to have omap_rev_string() called and
1403d657a05SEnric Balletbò i Serra  * print some information.
1413d657a05SEnric Balletbò i Serra  */
142b9b8403fSDaniel Allred #ifdef CONFIG_TI_SECURE_DEVICE
143b9b8403fSDaniel Allred /*
144b9b8403fSDaniel Allred  * For memory booting on HS parts, the first 4KB of the internal RAM is
145b9b8403fSDaniel Allred  * reserved for secure world use and the flash loader image is
146b9b8403fSDaniel Allred  * preceded by a secure certificate. The SPL will therefore run in internal
147b9b8403fSDaniel Allred  * RAM from address 0x40301350 (0x40300000+0x1000(reserved)+0x350(cert)).
148b9b8403fSDaniel Allred  */
149b9b8403fSDaniel Allred #define TI_OMAP5_SECURE_BOOT_RESV_SRAM_SZ	0x1000
150b9b8403fSDaniel Allred #define CONFIG_SPL_TEXT_BASE	0x40301350
151b9b8403fSDaniel Allred #else
152b9b8403fSDaniel Allred /*
153b9b8403fSDaniel Allred  * For all booting on GP parts, the flash loader image is
154b9b8403fSDaniel Allred  * downloaded into internal RAM at address 0x40300000.
155b9b8403fSDaniel Allred  */
1563d657a05SEnric Balletbò i Serra #define CONFIG_SPL_TEXT_BASE	0x40300000
157b9b8403fSDaniel Allred #endif
158b9b8403fSDaniel Allred 
159b9b8403fSDaniel Allred /* DRA7xx/AM57xx have 512K of SRAM, OMAP5 only 128K */
160b9b8403fSDaniel Allred #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
161b9b8403fSDaniel Allred #define TI_ROM_BOOT_LOAD_END		0x4037E000
162b9b8403fSDaniel Allred #else
163b9b8403fSDaniel Allred #define TI_ROM_BOOT_LOAD_END		0x4031E000
164b9b8403fSDaniel Allred #endif
165b9b8403fSDaniel Allred #define CONFIG_SPL_MAX_SIZE     (TI_ROM_BOOT_LOAD_END - CONFIG_SPL_TEXT_BASE)
1663d657a05SEnric Balletbò i Serra #define CONFIG_SPL_DISPLAY_PRINT
1673d657a05SEnric Balletbò i Serra #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
168d3289aacSTom Rini #define CONFIG_SYS_SPL_ARGS_ADDR	(CONFIG_SYS_SDRAM_BASE + \
169d3289aacSTom Rini 					 (128 << 20))
1703d657a05SEnric Balletbò i Serra 
17170e71b61SEnric Balletbò i Serra #ifdef CONFIG_NAND
17270e71b61SEnric Balletbò i Serra #define CONFIG_SPL_NAND_AM33XX_BCH	/* ELM support */
17370e71b61SEnric Balletbò i Serra #endif
17470e71b61SEnric Balletbò i Serra 
175136b1013SMugunthan V N /*
176136b1013SMugunthan V N  * Disable MMC DM for SPL build and can be re-enabled after adding
177136b1013SMugunthan V N  * DM support in SPL
178136b1013SMugunthan V N  */
179136b1013SMugunthan V N #ifdef CONFIG_SPL_BUILD
180136b1013SMugunthan V N #undef CONFIG_DM_MMC
18130a0cdb6SMugunthan V N #undef CONFIG_TIMER
1823d12e804SMugunthan V N #undef CONFIG_DM_ETH
183136b1013SMugunthan V N #endif
184136b1013SMugunthan V N 
1853d657a05SEnric Balletbò i Serra #endif /* __CONFIG_TI_OMAP5_COMMON_H */
186