13d657a05SEnric Balletbò i Serra /* 23d657a05SEnric Balletbò i Serra * (C) Copyright 2013 33d657a05SEnric Balletbò i Serra * Texas Instruments Incorporated. 43d657a05SEnric Balletbò i Serra * Sricharan R <r.sricharan@ti.com> 53d657a05SEnric Balletbò i Serra * 63d657a05SEnric Balletbò i Serra * Derived from OMAP4 done by: 73d657a05SEnric Balletbò i Serra * Aneesh V <aneesh@ti.com> 83d657a05SEnric Balletbò i Serra * 93d657a05SEnric Balletbò i Serra * TI OMAP5 AND DRA7XX common configuration settings 103d657a05SEnric Balletbò i Serra * 113d657a05SEnric Balletbò i Serra * SPDX-License-Identifier: GPL-2.0+ 123d657a05SEnric Balletbò i Serra * 133d657a05SEnric Balletbò i Serra * For more details, please see the technical documents listed at 143d657a05SEnric Balletbò i Serra * http://www.ti.com/product/omap5432 153d657a05SEnric Balletbò i Serra */ 163d657a05SEnric Balletbò i Serra 173d657a05SEnric Balletbò i Serra #ifndef __CONFIG_TI_OMAP5_COMMON_H 183d657a05SEnric Balletbò i Serra #define __CONFIG_TI_OMAP5_COMMON_H 193d657a05SEnric Balletbò i Serra 203d657a05SEnric Balletbò i Serra #define CONFIG_DISPLAY_CPUINFO 213d657a05SEnric Balletbò i Serra #define CONFIG_DISPLAY_BOARDINFO 223d657a05SEnric Balletbò i Serra 235f603761SPraveen Rao /* Common ARM Erratas */ 245f603761SPraveen Rao #define CONFIG_ARM_ERRATA_798870 255f603761SPraveen Rao 263d657a05SEnric Balletbò i Serra /* Use General purpose timer 1 */ 273d657a05SEnric Balletbò i Serra #define CONFIG_SYS_TIMERBASE GPT2_BASE 283d657a05SEnric Balletbò i Serra 293d657a05SEnric Balletbò i Serra /* 303d657a05SEnric Balletbò i Serra * For the DDR timing information we can either dynamically determine 313d657a05SEnric Balletbò i Serra * the timings to use or use pre-determined timings (based on using the 323d657a05SEnric Balletbò i Serra * dynamic method. Default to the static timing infomation. 333d657a05SEnric Balletbò i Serra */ 343d657a05SEnric Balletbò i Serra #define CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS 353d657a05SEnric Balletbò i Serra #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS 363d657a05SEnric Balletbò i Serra #define CONFIG_SYS_AUTOMATIC_SDRAM_DETECTION 373d657a05SEnric Balletbò i Serra #define CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS 383d657a05SEnric Balletbò i Serra #endif 393d657a05SEnric Balletbò i Serra 403d657a05SEnric Balletbò i Serra #define CONFIG_PALMAS_POWER 413d657a05SEnric Balletbò i Serra 423d657a05SEnric Balletbò i Serra #include <asm/arch/cpu.h> 433d657a05SEnric Balletbò i Serra #include <asm/arch/omap.h> 443d657a05SEnric Balletbò i Serra 459a0f4004SNishanth Menon #include <configs/ti_armv7_omap.h> 463d657a05SEnric Balletbò i Serra 473d657a05SEnric Balletbò i Serra /* 483d657a05SEnric Balletbò i Serra * Hardware drivers 493d657a05SEnric Balletbò i Serra */ 50c7b9686dSThomas Chou #define CONFIG_SYS_NS16550_CLK 48000000 5101e870b7STom Rini #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_DM_SERIAL) 523d657a05SEnric Balletbò i Serra #define CONFIG_SYS_NS16550_SERIAL 533d657a05SEnric Balletbò i Serra #define CONFIG_SYS_NS16550_REG_SIZE (-4) 5401e870b7STom Rini #endif 553d657a05SEnric Balletbò i Serra 563d657a05SEnric Balletbò i Serra /* 573d657a05SEnric Balletbò i Serra * Environment setup 583d657a05SEnric Balletbò i Serra */ 593d657a05SEnric Balletbò i Serra #ifndef PARTS_DEFAULT 603d657a05SEnric Balletbò i Serra #define PARTS_DEFAULT 613d657a05SEnric Balletbò i Serra #endif 623d657a05SEnric Balletbò i Serra 637a5a3e37SKishon Vijay Abraham I #ifndef DFUARGS 647a5a3e37SKishon Vijay Abraham I #define DFUARGS 657a5a3e37SKishon Vijay Abraham I #endif 667a5a3e37SKishon Vijay Abraham I 674ec3f6e5SLokesh Vutla #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 683d657a05SEnric Balletbò i Serra #define CONFIG_EXTRA_ENV_SETTINGS \ 69fb3ad9bdSTom Rini DEFAULT_LINUX_BOOT_ENV \ 7085d17be3SLokesh Vutla DEFAULT_MMC_TI_ARGS \ 713d657a05SEnric Balletbò i Serra "console=" CONSOLEDEV ",115200n8\0" \ 723d657a05SEnric Balletbò i Serra "fdtfile=undefined\0" \ 733d657a05SEnric Balletbò i Serra "bootpart=0:2\0" \ 743d657a05SEnric Balletbò i Serra "bootdir=/boot\0" \ 753d657a05SEnric Balletbò i Serra "bootfile=zImage\0" \ 763d657a05SEnric Balletbò i Serra "usbtty=cdc_acm\0" \ 773d657a05SEnric Balletbò i Serra "vram=16M\0" \ 783d657a05SEnric Balletbò i Serra "partitions=" PARTS_DEFAULT "\0" \ 793d657a05SEnric Balletbò i Serra "optargs=\0" \ 8016862604SLokesh Vutla "dofastboot=0\0" \ 813d657a05SEnric Balletbò i Serra "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 823d657a05SEnric Balletbò i Serra "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \ 833d657a05SEnric Balletbò i Serra "source ${loadaddr}\0" \ 843d657a05SEnric Balletbò i Serra "loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \ 853d657a05SEnric Balletbò i Serra "mmcboot=mmc dev ${mmcdev}; " \ 863d657a05SEnric Balletbò i Serra "if mmc rescan; then " \ 873d657a05SEnric Balletbò i Serra "echo SD/MMC found on device ${mmcdev};" \ 883d657a05SEnric Balletbò i Serra "if run loadimage; then " \ 893d657a05SEnric Balletbò i Serra "run loadfdt; " \ 903d657a05SEnric Balletbò i Serra "echo Booting from mmc${mmcdev} ...; " \ 9185d17be3SLokesh Vutla "run args_mmc; " \ 923d657a05SEnric Balletbò i Serra "bootz ${loadaddr} - ${fdtaddr}; " \ 933d657a05SEnric Balletbò i Serra "fi;" \ 943d657a05SEnric Balletbò i Serra "fi;\0" \ 953d657a05SEnric Balletbò i Serra "findfdt="\ 963d657a05SEnric Balletbò i Serra "if test $board_name = omap5_uevm; then " \ 973d657a05SEnric Balletbò i Serra "setenv fdtfile omap5-uevm.dtb; fi; " \ 983d657a05SEnric Balletbò i Serra "if test $board_name = dra7xx; then " \ 993d657a05SEnric Balletbò i Serra "setenv fdtfile dra7-evm.dtb; fi;" \ 100df6b506fSLokesh Vutla "if test $board_name = dra72x-revc; then " \ 101df6b506fSLokesh Vutla "setenv fdtfile dra72-evm-revc.dtb; fi;" \ 1024ec3f6e5SLokesh Vutla "if test $board_name = dra72x; then " \ 1034ec3f6e5SLokesh Vutla "setenv fdtfile dra72-evm.dtb; fi;" \ 1041e4ad74bSFelipe Balbi "if test $board_name = beagle_x15; then " \ 1051e4ad74bSFelipe Balbi "setenv fdtfile am57xx-beagle-x15.dtb; fi;" \ 106cc5cdaadSLokesh Vutla "if test $board_name = am572x_idk; then " \ 107cc5cdaadSLokesh Vutla "setenv fdtfile am572x-idk.dtb; fi;" \ 108212f96f6SKipisz, Steven "if test $board_name = am57xx_evm; then " \ 109212f96f6SKipisz, Steven "setenv fdtfile am57xx-beagle-x15.dtb; fi;" \ 1103d657a05SEnric Balletbò i Serra "if test $fdtfile = undefined; then " \ 1113d657a05SEnric Balletbò i Serra "echo WARNING: Could not determine device tree to use; fi; \0" \ 1123d657a05SEnric Balletbò i Serra "loadfdt=load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile};\0" \ 1137a5a3e37SKishon Vijay Abraham I DFUARGS \ 1142320866bSCooper Jr., Franklin NETARGS \ 1153d657a05SEnric Balletbò i Serra 1163d657a05SEnric Balletbò i Serra #define CONFIG_BOOTCOMMAND \ 117ecd85579SDileep Katta "if test ${dofastboot} -eq 1; then " \ 118ecd85579SDileep Katta "echo Boot fastboot requested, resetting dofastboot ...;" \ 119ecd85579SDileep Katta "setenv dofastboot 0; saveenv;" \ 1208d2f0039SPaul Kocialkowski "echo Booting into fastboot ...; fastboot 0;" \ 121ecd85579SDileep Katta "fi;" \ 1223d657a05SEnric Balletbò i Serra "run findfdt; " \ 12318c534bbSLokesh Vutla "run envboot; " \ 1243d657a05SEnric Balletbò i Serra "run mmcboot;" \ 1253d657a05SEnric Balletbò i Serra "setenv mmcdev 1; " \ 1263d657a05SEnric Balletbò i Serra "setenv bootpart 1:2; " \ 1273d657a05SEnric Balletbò i Serra "setenv mmcroot /dev/mmcblk0p2 rw; " \ 1283d657a05SEnric Balletbò i Serra "run mmcboot;" \ 129ecd85579SDileep Katta "" 1303d657a05SEnric Balletbò i Serra 1313d657a05SEnric Balletbò i Serra /* 1323d657a05SEnric Balletbò i Serra * SPL related defines. The Public RAM memory map the ROM defines the 133b9b8403fSDaniel Allred * area between 0x40300000 and 0x4031E000 as a download area for OMAP5. 134b9b8403fSDaniel Allred * On DRA7xx/AM57XX the download area is between 0x40300000 and 0x4037E000. 135b9b8403fSDaniel Allred * We set CONFIG_SPL_DISPLAY_PRINT to have omap_rev_string() called and 1363d657a05SEnric Balletbò i Serra * print some information. 1373d657a05SEnric Balletbò i Serra */ 138b9b8403fSDaniel Allred #ifdef CONFIG_TI_SECURE_DEVICE 139b9b8403fSDaniel Allred /* 140b9b8403fSDaniel Allred * For memory booting on HS parts, the first 4KB of the internal RAM is 141b9b8403fSDaniel Allred * reserved for secure world use and the flash loader image is 142b9b8403fSDaniel Allred * preceded by a secure certificate. The SPL will therefore run in internal 143b9b8403fSDaniel Allred * RAM from address 0x40301350 (0x40300000+0x1000(reserved)+0x350(cert)). 144b9b8403fSDaniel Allred */ 145b9b8403fSDaniel Allred #define TI_OMAP5_SECURE_BOOT_RESV_SRAM_SZ 0x1000 146b9b8403fSDaniel Allred #define CONFIG_SPL_TEXT_BASE 0x40301350 147*32d333f2SDaniel Allred /* If no specific start address is specified then the secure EMIF 148*32d333f2SDaniel Allred * region will be placed at the end of the DDR space. In order to prevent 149*32d333f2SDaniel Allred * the main u-boot relocation from clobbering that memory and causing a 150*32d333f2SDaniel Allred * firewall violation, we tell u-boot that memory is protected RAM (PRAM) 151*32d333f2SDaniel Allred */ 152*32d333f2SDaniel Allred #if (CONFIG_TI_SECURE_EMIF_REGION_START == 0) 153*32d333f2SDaniel Allred #define CONFIG_PRAM (CONFIG_TI_SECURE_EMIF_TOTAL_REGION_SIZE) >> 10 154*32d333f2SDaniel Allred #endif 155b9b8403fSDaniel Allred #else 156b9b8403fSDaniel Allred /* 157b9b8403fSDaniel Allred * For all booting on GP parts, the flash loader image is 158b9b8403fSDaniel Allred * downloaded into internal RAM at address 0x40300000. 159b9b8403fSDaniel Allred */ 1603d657a05SEnric Balletbò i Serra #define CONFIG_SPL_TEXT_BASE 0x40300000 161b9b8403fSDaniel Allred #endif 162b9b8403fSDaniel Allred 1633d657a05SEnric Balletbò i Serra #define CONFIG_SPL_DISPLAY_PRINT 1643d657a05SEnric Balletbò i Serra #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 165d3289aacSTom Rini #define CONFIG_SYS_SPL_ARGS_ADDR (CONFIG_SYS_SDRAM_BASE + \ 166d3289aacSTom Rini (128 << 20)) 1673d657a05SEnric Balletbò i Serra 16870e71b61SEnric Balletbò i Serra #ifdef CONFIG_NAND 16970e71b61SEnric Balletbò i Serra #define CONFIG_SPL_NAND_AM33XX_BCH /* ELM support */ 17070e71b61SEnric Balletbò i Serra #endif 17170e71b61SEnric Balletbò i Serra 172136b1013SMugunthan V N /* 173136b1013SMugunthan V N * Disable MMC DM for SPL build and can be re-enabled after adding 174136b1013SMugunthan V N * DM support in SPL 175136b1013SMugunthan V N */ 176136b1013SMugunthan V N #ifdef CONFIG_SPL_BUILD 177136b1013SMugunthan V N #undef CONFIG_DM_MMC 17830a0cdb6SMugunthan V N #undef CONFIG_TIMER 1793d12e804SMugunthan V N #undef CONFIG_DM_ETH 180136b1013SMugunthan V N #endif 181136b1013SMugunthan V N 1823d657a05SEnric Balletbò i Serra #endif /* __CONFIG_TI_OMAP5_COMMON_H */ 183