xref: /rk3399_rockchip-uboot/include/configs/thunderx_88xx.h (revision 0691484ac1efb1981dfd1b38df9646128bafff32)
1 /**
2  * (C) Copyright 2014, Cavium Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5 **/
6 
7 #ifndef __THUNDERX_88XX_H__
8 #define __THUNDERX_88XX_H__
9 
10 #define CONFIG_REMAKE_ELF
11 
12 #define CONFIG_THUNDERX
13 
14 #define CONFIG_SYS_64BIT
15 
16 #define CONFIG_SYS_NO_FLASH
17 
18 
19 #define CONFIG_IDENT_STRING	\
20 	" for Cavium Thunder CN88XX ARM v8 Multi-Core"
21 #define CONFIG_BOOTP_VCI_STRING		"Diagnostics"
22 
23 #define MEM_BASE			0x00500000
24 
25 #define CONFIG_COREID_MASK             0xffffff
26 
27 #define CONFIG_SYS_FULL_VA
28 
29 #define CONFIG_SYS_LOWMEM_BASE		MEM_BASE
30 
31 #define CONFIG_SYS_MEM_MAP		{{0x000000000000UL, 0x40000000000UL, \
32 					  PTL2_MEMTYPE(MT_NORMAL) |	     \
33 					  PTL2_BLOCK_NON_SHARE},	     \
34 					 {0x800000000000UL, 0x40000000000UL, \
35 					  PTL2_MEMTYPE(MT_DEVICE_NGNRNE) |   \
36 					  PTL2_BLOCK_NON_SHARE},	     \
37 					 {0x840000000000UL, 0x40000000000UL, \
38 					  PTL2_MEMTYPE(MT_DEVICE_NGNRNE) |   \
39 					  PTL2_BLOCK_NON_SHARE},	     \
40 					}
41 
42 #define CONFIG_SYS_MEM_MAP_SIZE		3
43 
44 #define CONFIG_SYS_VA_BITS		48
45 #define CONFIG_SYS_PTL2_BITS		42
46 #define CONFIG_SYS_BLOCK_SHIFT		29
47 #define CONFIG_SYS_PTL1_ENTRIES		64
48 #define CONFIG_SYS_PTL2_ENTRIES		8192
49 
50 #define CONFIG_SYS_PGTABLE_SIZE		\
51 	((CONFIG_SYS_PTL1_ENTRIES + \
52 	  CONFIG_SYS_MEM_MAP_SIZE * CONFIG_SYS_PTL2_ENTRIES) * 8)
53 
54 /* Link Definitions */
55 #define CONFIG_SYS_TEXT_BASE		0x00500000
56 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x7fff0)
57 
58 /* SMP Spin Table Definitions */
59 #define CPU_RELEASE_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x7fff0)
60 
61 
62 /* Generic Timer Definitions */
63 #define COUNTER_FREQUENCY		(0x1800000)	/* 24MHz */
64 
65 
66 #define CONFIG_SYS_MEMTEST_START	MEM_BASE
67 #define CONFIG_SYS_MEMTEST_END		(MEM_BASE + PHYS_SDRAM_1_SIZE)
68 
69 /* Size of malloc() pool */
70 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
71 
72 /* PL011 Serial Configuration */
73 
74 #define CONFIG_PL01X_SERIAL
75 #define CONFIG_PL011_CLOCK		24000000
76 #define CONFIG_CONS_INDEX		1
77 
78 /* Generic Interrupt Controller Definitions */
79 #define GICD_BASE			(0x801000000000)
80 #define GICR_BASE			(0x801000002000)
81 #define CONFIG_SYS_SERIAL0		0x87e024000000
82 #define CONFIG_SYS_SERIAL1		0x87e025000000
83 
84 #define CONFIG_BAUDRATE			115200
85 
86 /* Command line configuration */
87 #define CONFIG_MENU
88 
89 /* BOOTP options */
90 #define CONFIG_BOOTP_BOOTFILESIZE
91 #define CONFIG_BOOTP_BOOTPATH
92 #define CONFIG_BOOTP_GATEWAY
93 #define CONFIG_BOOTP_HOSTNAME
94 #define CONFIG_BOOTP_PXE
95 #define CONFIG_BOOTP_PXE_CLIENTARCH	0x100
96 
97 /* Miscellaneous configurable options */
98 #define CONFIG_SYS_LOAD_ADDR		(MEM_BASE)
99 
100 /* Physical Memory Map */
101 #define CONFIG_NR_DRAM_BANKS		1
102 #define PHYS_SDRAM_1			(MEM_BASE)	  /* SDRAM Bank #1 */
103 #define PHYS_SDRAM_1_SIZE		(0x80000000-MEM_BASE)	/* 2048 MB */
104 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
105 
106 /* Initial environment variables */
107 #define UBOOT_IMG_HEAD_SIZE		0x40
108 /* C80000 - 0x40 */
109 #define CONFIG_EXTRA_ENV_SETTINGS	\
110 					"kernel_addr=08007ffc0\0"	\
111 					"fdt_addr=0x94C00000\0"		\
112 					"fdt_high=0x9fffffff\0"
113 
114 #define CONFIG_BOOTARGS			\
115 					"console=ttyAMA0,115200n8 " \
116 					"earlycon=pl011,0x87e024000000 " \
117 					"debug maxcpus=48 rootwait rw "\
118 					"root=/dev/sda2 coherent_pool=16M"
119 #define CONFIG_BOOTDELAY		5
120 
121 /* Do not preserve environment */
122 #define CONFIG_ENV_IS_NOWHERE		1
123 #define CONFIG_ENV_SIZE			0x1000
124 
125 /* Monitor Command Prompt */
126 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
127 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
128 					 sizeof(CONFIG_SYS_PROMPT) + 16)
129 #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
130 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
131 #define CONFIG_SYS_LONGHELP
132 #define CONFIG_CMDLINE_EDITING		1
133 #define CONFIG_SYS_MAXARGS		64		/* max command args */
134 #define CONFIG_NO_RELOCATION		1
135 #define CONFIG_LIB_RAND
136 #define PLL_REF_CLK			50000000	/* 50 MHz */
137 #define NS_PER_REF_CLK_TICK		(1000000000/PLL_REF_CLK)
138 
139 #endif /* __THUNDERX_88XX_H__ */
140