xref: /rk3399_rockchip-uboot/include/configs/tegra30-common.h (revision f940c72e16f7bdebaaed79b290c1bcb6dc015053)
1f01b631fSTom Warren /*
2f01b631fSTom Warren  *  (C) Copyright 2010-2012
3f01b631fSTom Warren  *  NVIDIA Corporation <www.nvidia.com>
4f01b631fSTom Warren  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6f01b631fSTom Warren  */
7f01b631fSTom Warren 
8f01b631fSTom Warren #ifndef _TEGRA30_COMMON_H_
9f01b631fSTom Warren #define _TEGRA30_COMMON_H_
10f01b631fSTom Warren #include "tegra-common.h"
11f01b631fSTom Warren 
120d79f4f4SThierry Reding /* Cortex-A9 uses a cache line size of 32 bytes */
130d79f4f4SThierry Reding #define CONFIG_SYS_CACHELINE_SIZE	32
140d79f4f4SThierry Reding 
15f01b631fSTom Warren /*
16c44bb3a3SStephen Warren  * Errata configuration
17c44bb3a3SStephen Warren  */
18c44bb3a3SStephen Warren #define CONFIG_ARM_ERRATA_743622
19c44bb3a3SStephen Warren #define CONFIG_ARM_ERRATA_751472
20c44bb3a3SStephen Warren 
21c44bb3a3SStephen Warren /*
22f01b631fSTom Warren  * NS16550 Configuration
23f01b631fSTom Warren  */
24f01b631fSTom Warren #define V_NS16550_CLK		408000000	/* 408MHz (pllp_out0) */
25f01b631fSTom Warren 
26f01b631fSTom Warren /* Environment information, boards can override if required */
27f01b631fSTom Warren #define CONFIG_LOADADDR		0x80408000	/* def. location for kernel */
28f01b631fSTom Warren 
29f01b631fSTom Warren /*
30f01b631fSTom Warren  * Miscellaneous configurable options
31f01b631fSTom Warren  */
32f01b631fSTom Warren #define CONFIG_SYS_LOAD_ADDR	0x80A00800	/* default */
33f01b631fSTom Warren #define CONFIG_STACKBASE	0x82800000	/* 40MB */
34f01b631fSTom Warren 
35f01b631fSTom Warren /*-----------------------------------------------------------------------
36f01b631fSTom Warren  * Physical Memory Map
37f01b631fSTom Warren  */
38f01b631fSTom Warren #define CONFIG_SYS_TEXT_BASE	0x8010E000
39f01b631fSTom Warren 
40f01b631fSTom Warren /*
41f01b631fSTom Warren  * Memory layout for where various images get loaded by boot scripts:
42f01b631fSTom Warren  *
43f01b631fSTom Warren  * scriptaddr can be pretty much anywhere that doesn't conflict with something
44f01b631fSTom Warren  *   else. Put it above BOOTMAPSZ to eliminate conflicts.
45f01b631fSTom Warren  *
46*f940c72eSStephen Warren  * pxefile_addr_r can be pretty much anywhere that doesn't conflict with
47*f940c72eSStephen Warren  *   something else. Put it above BOOTMAPSZ to eliminate conflicts.
48*f940c72eSStephen Warren  *
49f01b631fSTom Warren  * kernel_addr_r must be within the first 128M of RAM in order for the
50f01b631fSTom Warren  *   kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
51f01b631fSTom Warren  *   decompress itself to 0x8000 after the start of RAM, kernel_addr_r
52f01b631fSTom Warren  *   should not overlap that area, or the kernel will have to copy itself
53f01b631fSTom Warren  *   somewhere else before decompression. Similarly, the address of any other
54f01b631fSTom Warren  *   data passed to the kernel shouldn't overlap the start of RAM. Pushing
55f01b631fSTom Warren  *   this up to 16M allows for a sizable kernel to be decompressed below the
56f01b631fSTom Warren  *   compressed load address.
57f01b631fSTom Warren  *
58f01b631fSTom Warren  * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
59f01b631fSTom Warren  *   the compressed kernel to be up to 16M too.
60f01b631fSTom Warren  *
61f01b631fSTom Warren  * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
62f01b631fSTom Warren  *   for the FDT/DTB to be up to 1M, which is hopefully plenty.
63f01b631fSTom Warren  */
64f01b631fSTom Warren #define MEM_LAYOUT_ENV_SETTINGS \
65f01b631fSTom Warren 	"scriptaddr=0x90000000\0" \
66*f940c72eSStephen Warren 	"pxefile_addr_r=0x90100000\0" \
67f01b631fSTom Warren 	"kernel_addr_r=0x81000000\0" \
68f01b631fSTom Warren 	"fdt_addr_r=0x82000000\0" \
69f01b631fSTom Warren 	"ramdisk_addr_r=0x82100000\0"
70f01b631fSTom Warren 
71f01b631fSTom Warren /* Defines for SPL */
72f01b631fSTom Warren #define CONFIG_SPL_TEXT_BASE		0x80108000
73f01b631fSTom Warren #define CONFIG_SYS_SPL_MALLOC_START	0x80090000
74f01b631fSTom Warren #define CONFIG_SPL_STACK		0x800ffffc
75f01b631fSTom Warren 
76bb1e7cdeSTom Warren /* Total I2C ports on Tegra30 */
77bb1e7cdeSTom Warren #define TEGRA_I2C_NUM_CONTROLLERS	5
78bb1e7cdeSTom Warren 
79d6cf707eSJim Lin /* For USB EHCI controller */
80d6cf707eSJim Lin #define CONFIG_EHCI_IS_TDI
8181d21e98SJim Lin #define CONFIG_USB_EHCI_TXFIFO_THRESH	0x10
82f75dc784SStephen Warren #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1
83d6cf707eSJim Lin 
84f01b631fSTom Warren #endif /* _TEGRA30_COMMON_H_ */
85