xref: /rk3399_rockchip-uboot/include/configs/tegra20-common.h (revision 7155dc97f62a7bb3c64eee0a643c8e329abe9f3c)
1 /*
2  *  (C) Copyright 2010-2012
3  *  NVIDIA Corporation <www.nvidia.com>
4  *
5  * See file CREDITS for list of people who contributed to this
6  * project.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License as
10  * published by the Free Software Foundation; either version 2 of
11  * the License, or (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21  * MA 02111-1307 USA
22  */
23 
24 #ifndef __TEGRA20_COMMON_H
25 #define __TEGRA20_COMMON_H
26 #include <asm/sizes.h>
27 #include <linux/stringify.h>
28 
29 /*
30  * High Level Configuration Options
31  */
32 #define CONFIG_ARMCORTEXA9		/* This is an ARM V7 CPU core */
33 #define CONFIG_TEGRA20			/* in a NVidia Tegra20 core */
34 #define CONFIG_TEGRA			/* which is a Tegra generic machine */
35 #define CONFIG_SYS_L2CACHE_OFF		/* No L2 cache */
36 
37 #define CONFIG_SYS_CACHELINE_SIZE	32
38 
39 #include <asm/arch/tegra.h>		/* get chip and board defs */
40 
41 /* Align LCD to 1MB boundary */
42 #define CONFIG_LCD_ALIGNMENT	MMU_SECTION_SIZE
43 
44 /*
45  * Display CPU and Board information
46  */
47 #define CONFIG_DISPLAY_CPUINFO
48 #define CONFIG_DISPLAY_BOARDINFO
49 
50 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
51 #define CONFIG_OF_LIBFDT		/* enable passing of devicetree */
52 
53 #ifdef CONFIG_TEGRA_LP0
54 #define TEGRA_LP0_ADDR			0x1C406000
55 #define TEGRA_LP0_SIZE			0x2000
56 #define TEGRA_LP0_VEC \
57 	"lp0_vec=" __stringify(TEGRA_LP0_SIZE)	\
58 	"@" __stringify(TEGRA_LP0_ADDR) " "
59 #else
60 #define TEGRA_LP0_VEC
61 #endif
62 
63 /* Environment */
64 #define CONFIG_ENV_VARS_UBOOT_CONFIG
65 #define CONFIG_ENV_SIZE			0x2000	/* Total Size Environment */
66 
67 /*
68  * Size of malloc() pool
69  */
70 #define CONFIG_SYS_MALLOC_LEN		(4 << 20)	/* 4MB  */
71 
72 /*
73  * PllX Configuration
74  */
75 #define CONFIG_SYS_CPU_OSC_FREQUENCY	1000000	/* Set CPU clock to 1GHz */
76 
77 /*
78  * NS16550 Configuration
79  */
80 #define V_NS16550_CLK			216000000	/* 216MHz (pllp_out0) */
81 
82 #define CONFIG_SYS_NS16550
83 #define CONFIG_SYS_NS16550_SERIAL
84 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
85 #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
86 
87 /*
88  * select serial console configuration
89  */
90 #define CONFIG_CONS_INDEX	1
91 
92 /* allow to overwrite serial and ethaddr */
93 #define CONFIG_ENV_OVERWRITE
94 #define CONFIG_BAUDRATE			115200
95 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
96 					115200}
97 
98 /*
99  * This parameter affects a TXFILLTUNING field that controls how much data is
100  * sent to the latency fifo before it is sent to the wire. Without this
101  * parameter, the default (2) causes occasional Data Buffer Errors in OUT
102  * packets depending on the buffer address and size.
103  */
104 #define CONFIG_USB_EHCI_TXFIFO_THRESH	10
105 #define CONFIG_EHCI_IS_TDI
106 #define CONFIG_EHCI_DCACHE
107 
108 /* Total I2C ports on Tegra20 */
109 #define TEGRA_I2C_NUM_CONTROLLERS	4
110 
111 /* include default commands */
112 #include <config_cmd_default.h>
113 #define CONFIG_PARTITION_UUIDS
114 #define CONFIG_CMD_PART
115 
116 /* remove unused commands */
117 #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect */
118 #undef CONFIG_CMD_FPGA		/* FPGA configuration support */
119 #undef CONFIG_CMD_IMI
120 #undef CONFIG_CMD_IMLS
121 #undef CONFIG_CMD_NFS		/* NFS support */
122 #undef CONFIG_CMD_NET		/* network support */
123 
124 /* turn on command-line edit/hist/auto */
125 #define CONFIG_CMDLINE_EDITING
126 #define CONFIG_COMMAND_HISTORY
127 #define CONFIG_AUTO_COMPLETE
128 
129 #define CONFIG_SYS_NO_FLASH
130 
131 /* Environment information, boards can override if required */
132 #define CONFIG_CONSOLE_MUX
133 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
134 #define TEGRA_DEVICE_SETTINGS	"stdin=serial\0" \
135 				"stdout=serial\0" \
136 				"stderr=serial\0"
137 
138 #define CONFIG_LOADADDR		0x408000	/* def. location for kernel */
139 #define CONFIG_BOOTDELAY	2		/* -1 to disable auto boot */
140 
141 /*
142  * Miscellaneous configurable options
143  */
144 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
145 #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
146 #define CONFIG_SYS_PROMPT		V_PROMPT
147 /*
148  * Increasing the size of the IO buffer as default nfsargs size is more
149  *  than 256 and so it is not possible to edit it
150  */
151 #define CONFIG_SYS_CBSIZE		(256 * 2) /* Console I/O Buffer Size */
152 /* Print Buffer Size */
153 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
154 					sizeof(CONFIG_SYS_PROMPT) + 16)
155 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
156 /* Boot Argument Buffer Size */
157 #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
158 
159 #define CONFIG_SYS_MEMTEST_START	(NV_PA_SDRC_CS0 + 0x600000)
160 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + 0x100000)
161 
162 #define CONFIG_SYS_LOAD_ADDR		(0xA00800)	/* default */
163 #define CONFIG_SYS_HZ			1000
164 
165 #define CONFIG_STACKBASE	0x2800000	/* 40MB */
166 
167 /*-----------------------------------------------------------------------
168  * Physical Memory Map
169  */
170 #define CONFIG_NR_DRAM_BANKS	1
171 #define PHYS_SDRAM_1		NV_PA_SDRC_CS0
172 #define PHYS_SDRAM_1_SIZE	0x20000000	/* 512M */
173 
174 #define CONFIG_SYS_TEXT_BASE	0x0010c000
175 #define CONFIG_SYS_UBOOT_START	CONFIG_SYS_TEXT_BASE
176 #define CONFIG_SYS_SDRAM_BASE	PHYS_SDRAM_1
177 
178 #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* 256M */
179 
180 #define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_STACKBASE
181 #define CONFIG_SYS_INIT_RAM_SIZE	CONFIG_SYS_MALLOC_LEN
182 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
183 						CONFIG_SYS_INIT_RAM_SIZE - \
184 						GENERATED_GBL_DATA_SIZE)
185 
186 #define CONFIG_TEGRA_GPIO
187 #define CONFIG_CMD_GPIO
188 #define CONFIG_CMD_ENTERRCM
189 #define CONFIG_CMD_BOOTZ
190 
191 /* Defines for SPL */
192 #define CONFIG_SPL
193 #define CONFIG_SPL_FRAMEWORK
194 #define CONFIG_SPL_RAM_DEVICE
195 #define CONFIG_SPL_BOARD_INIT
196 #define CONFIG_SPL_NAND_SIMPLE
197 #define CONFIG_SPL_TEXT_BASE		0x00108000
198 #define CONFIG_SPL_MAX_SIZE		(CONFIG_SYS_TEXT_BASE - \
199 						CONFIG_SPL_TEXT_BASE)
200 #define CONFIG_SYS_SPL_MALLOC_START	0x00090000
201 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x00010000
202 #define CONFIG_SPL_STACK		0x000ffffc
203 
204 #define CONFIG_SPL_LIBCOMMON_SUPPORT
205 #define CONFIG_SPL_LIBGENERIC_SUPPORT
206 #define CONFIG_SPL_SERIAL_SUPPORT
207 #define CONFIG_SPL_GPIO_SUPPORT
208 #define CONFIG_SPL_LDSCRIPT		"$(CPUDIR)/tegra20/u-boot-spl.lds"
209 
210 #define CONFIG_SYS_NAND_SELF_INIT
211 #define CONFIG_SYS_NAND_ONFI_DETECTION
212 
213 #endif /* __TEGRA20_COMMON_H */
214