xref: /rk3399_rockchip-uboot/include/configs/tegra20-common.h (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
100a2749dSAllen Martin /*
200a2749dSAllen Martin  *  (C) Copyright 2010-2012
300a2749dSAllen Martin  *  NVIDIA Corporation <www.nvidia.com>
400a2749dSAllen Martin  *
5*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
600a2749dSAllen Martin  */
700a2749dSAllen Martin 
8f01b631fSTom Warren #ifndef _TEGRA20_COMMON_H_
9f01b631fSTom Warren #define _TEGRA20_COMMON_H_
10f01b631fSTom Warren #include "tegra-common.h"
11f01b631fSTom Warren 
12f01b631fSTom Warren /*
13c44bb3a3SStephen Warren  * Errata configuration
14c44bb3a3SStephen Warren  */
1553612132SStephen Warren #define CONFIG_ARM_ERRATA_716044
16c44bb3a3SStephen Warren #define CONFIG_ARM_ERRATA_742230
17c44bb3a3SStephen Warren #define CONFIG_ARM_ERRATA_751472
18c44bb3a3SStephen Warren 
19c44bb3a3SStephen Warren /*
20f01b631fSTom Warren  * NS16550 Configuration
21f01b631fSTom Warren  */
22f01b631fSTom Warren #define V_NS16550_CLK		216000000	/* 216MHz (pllp_out0) */
2300a2749dSAllen Martin 
2400a2749dSAllen Martin /*
2500a2749dSAllen Martin  * High Level Configuration Options
2600a2749dSAllen Martin  */
2700a2749dSAllen Martin #define CONFIG_TEGRA20				/* in a NVidia Tegra20 core */
2800a2749dSAllen Martin 
29f01b631fSTom Warren /* Environment information, boards can override if required */
30f01b631fSTom Warren #define CONFIG_LOADADDR		0x00408000	/* def. location for kernel */
3100a2749dSAllen Martin 
32f01b631fSTom Warren /*
33f01b631fSTom Warren  * Miscellaneous configurable options
34f01b631fSTom Warren  */
35f01b631fSTom Warren #define CONFIG_SYS_LOAD_ADDR	0x00A00800	/* default */
36f01b631fSTom Warren #define CONFIG_STACKBASE	0x02800000	/* 40MB */
37f01b631fSTom Warren 
38f01b631fSTom Warren /*-----------------------------------------------------------------------
39f01b631fSTom Warren  * Physical Memory Map
40f01b631fSTom Warren  */
41f01b631fSTom Warren #define CONFIG_SYS_TEXT_BASE	0x0010E000
42f01b631fSTom Warren 
43f01b631fSTom Warren /*
44f01b631fSTom Warren  * Memory layout for where various images get loaded by boot scripts:
45f01b631fSTom Warren  *
46f01b631fSTom Warren  * scriptaddr can be pretty much anywhere that doesn't conflict with something
47f01b631fSTom Warren  *   else. Put it above BOOTMAPSZ to eliminate conflicts.
48f01b631fSTom Warren  *
49f01b631fSTom Warren  * kernel_addr_r must be within the first 128M of RAM in order for the
50f01b631fSTom Warren  *   kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
51f01b631fSTom Warren  *   decompress itself to 0x8000 after the start of RAM, kernel_addr_r
52f01b631fSTom Warren  *   should not overlap that area, or the kernel will have to copy itself
53f01b631fSTom Warren  *   somewhere else before decompression. Similarly, the address of any other
54f01b631fSTom Warren  *   data passed to the kernel shouldn't overlap the start of RAM. Pushing
55f01b631fSTom Warren  *   this up to 16M allows for a sizable kernel to be decompressed below the
56f01b631fSTom Warren  *   compressed load address.
57f01b631fSTom Warren  *
58f01b631fSTom Warren  * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
59f01b631fSTom Warren  *   the compressed kernel to be up to 16M too.
60f01b631fSTom Warren  *
61f01b631fSTom Warren  * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
62f01b631fSTom Warren  *   for the FDT/DTB to be up to 1M, which is hopefully plenty.
63f01b631fSTom Warren  */
64f01b631fSTom Warren #define MEM_LAYOUT_ENV_SETTINGS \
65f01b631fSTom Warren 	"scriptaddr=0x10000000\0" \
66f01b631fSTom Warren 	"kernel_addr_r=0x01000000\0" \
67f01b631fSTom Warren 	"fdt_addr_r=0x02000000\0" \
68f01b631fSTom Warren 	"ramdisk_addr_r=0x02100000\0"
69f01b631fSTom Warren 
70f01b631fSTom Warren /* Defines for SPL */
71f01b631fSTom Warren #define CONFIG_SPL_TEXT_BASE		0x00108000
72f01b631fSTom Warren #define CONFIG_SYS_SPL_MALLOC_START	0x00090000
73f01b631fSTom Warren #define CONFIG_SPL_STACK		0x000ffffc
74f01b631fSTom Warren 
75ad16617fSSimon Glass /* Align LCD to 1MB boundary */
76ad16617fSSimon Glass #define CONFIG_LCD_ALIGNMENT	MMU_SECTION_SIZE
77ad16617fSSimon Glass 
7829f3e3f2STom Warren #ifdef CONFIG_TEGRA_LP0
7900a2749dSAllen Martin #define TEGRA_LP0_ADDR			0x1C406000
8000a2749dSAllen Martin #define TEGRA_LP0_SIZE			0x2000
8100a2749dSAllen Martin #define TEGRA_LP0_VEC \
8251926d5eSMarek Vasut 	"lp0_vec=" __stringify(TEGRA_LP0_SIZE)  \
8351926d5eSMarek Vasut 	"@" __stringify(TEGRA_LP0_ADDR) " "
8400a2749dSAllen Martin #else
8500a2749dSAllen Martin #define TEGRA_LP0_VEC
8600a2749dSAllen Martin #endif
8700a2749dSAllen Martin 
8800a2749dSAllen Martin /*
8900a2749dSAllen Martin  * This parameter affects a TXFILLTUNING field that controls how much data is
9000a2749dSAllen Martin  * sent to the latency fifo before it is sent to the wire. Without this
9100a2749dSAllen Martin  * parameter, the default (2) causes occasional Data Buffer Errors in OUT
9200a2749dSAllen Martin  * packets depending on the buffer address and size.
9300a2749dSAllen Martin  */
9400a2749dSAllen Martin #define CONFIG_USB_EHCI_TXFIFO_THRESH	10
9500a2749dSAllen Martin #define CONFIG_EHCI_IS_TDI
9600a2749dSAllen Martin 
9700a2749dSAllen Martin /* Total I2C ports on Tegra20 */
9800a2749dSAllen Martin #define TEGRA_I2C_NUM_CONTROLLERS	4
9900a2749dSAllen Martin 
1000dd84084SSimon Glass #define CONFIG_SYS_NAND_SELF_INIT
101a833b950SLucas Stach #define CONFIG_SYS_NAND_ONFI_DETECTION
1020dd84084SSimon Glass 
103f01b631fSTom Warren #endif /* _TEGRA20_COMMON_H_ */
104