100a2749dSAllen Martin /* 200a2749dSAllen Martin * (C) Copyright 2010-2012 300a2749dSAllen Martin * NVIDIA Corporation <www.nvidia.com> 400a2749dSAllen Martin * 500a2749dSAllen Martin * See file CREDITS for list of people who contributed to this 600a2749dSAllen Martin * project. 700a2749dSAllen Martin * 800a2749dSAllen Martin * This program is free software; you can redistribute it and/or 900a2749dSAllen Martin * modify it under the terms of the GNU General Public License as 1000a2749dSAllen Martin * published by the Free Software Foundation; either version 2 of 1100a2749dSAllen Martin * the License, or (at your option) any later version. 1200a2749dSAllen Martin * 1300a2749dSAllen Martin * This program is distributed in the hope that it will be useful, 1400a2749dSAllen Martin * but WITHOUT ANY WARRANTY; without even the implied warranty of 1500a2749dSAllen Martin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1600a2749dSAllen Martin * GNU General Public License for more details. 1700a2749dSAllen Martin * 1800a2749dSAllen Martin * You should have received a copy of the GNU General Public License 1900a2749dSAllen Martin * along with this program; if not, write to the Free Software 2000a2749dSAllen Martin * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2100a2749dSAllen Martin * MA 02111-1307 USA 2200a2749dSAllen Martin */ 2300a2749dSAllen Martin 2400a2749dSAllen Martin #ifndef __TEGRA20_COMMON_H 2500a2749dSAllen Martin #define __TEGRA20_COMMON_H 2600a2749dSAllen Martin #include <asm/sizes.h> 2700a2749dSAllen Martin 2800a2749dSAllen Martin /* 2900a2749dSAllen Martin * QUOTE(m) will evaluate to a string version of the value of the macro m 3000a2749dSAllen Martin * passed in. The extra level of indirection here is to first evaluate the 3100a2749dSAllen Martin * macro m before applying the quoting operator. 3200a2749dSAllen Martin */ 3300a2749dSAllen Martin #define QUOTE_(m) #m 3400a2749dSAllen Martin #define QUOTE(m) QUOTE_(m) 3500a2749dSAllen Martin 3600a2749dSAllen Martin /* 3700a2749dSAllen Martin * High Level Configuration Options 3800a2749dSAllen Martin */ 3900a2749dSAllen Martin #define CONFIG_ARMCORTEXA9 /* This is an ARM V7 CPU core */ 4000a2749dSAllen Martin #define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */ 417e5fd8fbSAllen Martin #define CONFIG_TEGRA /* which is a Tegra generic machine */ 4200a2749dSAllen Martin #define CONFIG_SYS_L2CACHE_OFF /* No L2 cache */ 4300a2749dSAllen Martin 4400a2749dSAllen Martin #define CONFIG_SYS_CACHELINE_SIZE 32 4500a2749dSAllen Martin 4600a2749dSAllen Martin #include <asm/arch/tegra20.h> /* get chip and board defs */ 4700a2749dSAllen Martin 4800a2749dSAllen Martin /* 4900a2749dSAllen Martin * Display CPU and Board information 5000a2749dSAllen Martin */ 5100a2749dSAllen Martin #define CONFIG_DISPLAY_CPUINFO 5200a2749dSAllen Martin #define CONFIG_DISPLAY_BOARDINFO 5300a2749dSAllen Martin 5400a2749dSAllen Martin #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 5500a2749dSAllen Martin #define CONFIG_OF_LIBFDT /* enable passing of devicetree */ 5600a2749dSAllen Martin 5700a2749dSAllen Martin #ifdef CONFIG_TEGRA20_LP0 5800a2749dSAllen Martin #define TEGRA_LP0_ADDR 0x1C406000 5900a2749dSAllen Martin #define TEGRA_LP0_SIZE 0x2000 6000a2749dSAllen Martin #define TEGRA_LP0_VEC \ 6100a2749dSAllen Martin "lp0_vec=" QUOTE(TEGRA_LP0_SIZE) "@" QUOTE(TEGRA_LP0_ADDR) " " 6200a2749dSAllen Martin #else 6300a2749dSAllen Martin #define TEGRA_LP0_VEC 6400a2749dSAllen Martin #endif 6500a2749dSAllen Martin 6600a2749dSAllen Martin /* Environment */ 6700a2749dSAllen Martin #define CONFIG_ENV_VARS_UBOOT_CONFIG 6800a2749dSAllen Martin #define CONFIG_ENV_SIZE 0x2000 /* Total Size Environment */ 6900a2749dSAllen Martin 7000a2749dSAllen Martin /* 7100a2749dSAllen Martin * Size of malloc() pool 7200a2749dSAllen Martin */ 7300a2749dSAllen Martin #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* 4MB */ 7400a2749dSAllen Martin 7500a2749dSAllen Martin /* 7600a2749dSAllen Martin * PllX Configuration 7700a2749dSAllen Martin */ 7800a2749dSAllen Martin #define CONFIG_SYS_CPU_OSC_FREQUENCY 1000000 /* Set CPU clock to 1GHz */ 7900a2749dSAllen Martin 8000a2749dSAllen Martin /* 8100a2749dSAllen Martin * NS16550 Configuration 8200a2749dSAllen Martin */ 8300a2749dSAllen Martin #define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */ 8400a2749dSAllen Martin 8500a2749dSAllen Martin #define CONFIG_SYS_NS16550 8600a2749dSAllen Martin #define CONFIG_SYS_NS16550_SERIAL 8700a2749dSAllen Martin #define CONFIG_SYS_NS16550_REG_SIZE (-4) 8800a2749dSAllen Martin #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 8900a2749dSAllen Martin 9000a2749dSAllen Martin /* 9100a2749dSAllen Martin * select serial console configuration 9200a2749dSAllen Martin */ 9300a2749dSAllen Martin #define CONFIG_CONS_INDEX 1 9400a2749dSAllen Martin 9500a2749dSAllen Martin /* allow to overwrite serial and ethaddr */ 9600a2749dSAllen Martin #define CONFIG_ENV_OVERWRITE 9700a2749dSAllen Martin #define CONFIG_BAUDRATE 115200 9800a2749dSAllen Martin #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 9900a2749dSAllen Martin 115200} 10000a2749dSAllen Martin 10100a2749dSAllen Martin /* 10200a2749dSAllen Martin * This parameter affects a TXFILLTUNING field that controls how much data is 10300a2749dSAllen Martin * sent to the latency fifo before it is sent to the wire. Without this 10400a2749dSAllen Martin * parameter, the default (2) causes occasional Data Buffer Errors in OUT 10500a2749dSAllen Martin * packets depending on the buffer address and size. 10600a2749dSAllen Martin */ 10700a2749dSAllen Martin #define CONFIG_USB_EHCI_TXFIFO_THRESH 10 10800a2749dSAllen Martin #define CONFIG_EHCI_IS_TDI 10900a2749dSAllen Martin #define CONFIG_EHCI_DCACHE 11000a2749dSAllen Martin 11100a2749dSAllen Martin /* Total I2C ports on Tegra20 */ 11200a2749dSAllen Martin #define TEGRA_I2C_NUM_CONTROLLERS 4 11300a2749dSAllen Martin 11400a2749dSAllen Martin /* include default commands */ 11500a2749dSAllen Martin #include <config_cmd_default.h> 11600a2749dSAllen Martin 11700a2749dSAllen Martin /* remove unused commands */ 11800a2749dSAllen Martin #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 11900a2749dSAllen Martin #undef CONFIG_CMD_FPGA /* FPGA configuration support */ 12000a2749dSAllen Martin #undef CONFIG_CMD_IMI 12100a2749dSAllen Martin #undef CONFIG_CMD_IMLS 12200a2749dSAllen Martin #undef CONFIG_CMD_NFS /* NFS support */ 12300a2749dSAllen Martin #undef CONFIG_CMD_NET /* network support */ 12400a2749dSAllen Martin 12500a2749dSAllen Martin /* turn on command-line edit/hist/auto */ 12600a2749dSAllen Martin #define CONFIG_CMDLINE_EDITING 12700a2749dSAllen Martin #define CONFIG_COMMAND_HISTORY 12800a2749dSAllen Martin #define CONFIG_AUTO_COMPLETE 12900a2749dSAllen Martin 13000a2749dSAllen Martin #define CONFIG_SYS_NO_FLASH 13100a2749dSAllen Martin 13200a2749dSAllen Martin /* Environment information, boards can override if required */ 13300a2749dSAllen Martin #define CONFIG_CONSOLE_MUX 13400a2749dSAllen Martin #define CONFIG_SYS_CONSOLE_IS_IN_ENV 13500a2749dSAllen Martin #define TEGRA20_DEVICE_SETTINGS "stdin=serial\0" \ 13600a2749dSAllen Martin "stdout=serial\0" \ 13700a2749dSAllen Martin "stderr=serial\0" 13800a2749dSAllen Martin 13900a2749dSAllen Martin #define CONFIG_LOADADDR 0x408000 /* def. location for kernel */ 14000a2749dSAllen Martin #define CONFIG_BOOTDELAY 2 /* -1 to disable auto boot */ 14100a2749dSAllen Martin 14200a2749dSAllen Martin /* 14300a2749dSAllen Martin * Miscellaneous configurable options 14400a2749dSAllen Martin */ 14500a2749dSAllen Martin #define CONFIG_SYS_LONGHELP /* undef to save memory */ 14600a2749dSAllen Martin #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 14700a2749dSAllen Martin #define CONFIG_SYS_PROMPT V_PROMPT 14800a2749dSAllen Martin /* 14900a2749dSAllen Martin * Increasing the size of the IO buffer as default nfsargs size is more 15000a2749dSAllen Martin * than 256 and so it is not possible to edit it 15100a2749dSAllen Martin */ 15200a2749dSAllen Martin #define CONFIG_SYS_CBSIZE (256 * 2) /* Console I/O Buffer Size */ 15300a2749dSAllen Martin /* Print Buffer Size */ 15400a2749dSAllen Martin #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 15500a2749dSAllen Martin sizeof(CONFIG_SYS_PROMPT) + 16) 15600a2749dSAllen Martin #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 15700a2749dSAllen Martin /* Boot Argument Buffer Size */ 15800a2749dSAllen Martin #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 15900a2749dSAllen Martin 16000a2749dSAllen Martin #define CONFIG_SYS_MEMTEST_START (TEGRA20_SDRC_CS0 + 0x600000) 16100a2749dSAllen Martin #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x100000) 16200a2749dSAllen Martin 16300a2749dSAllen Martin #define CONFIG_SYS_LOAD_ADDR (0xA00800) /* default */ 16400a2749dSAllen Martin #define CONFIG_SYS_HZ 1000 16500a2749dSAllen Martin 16600a2749dSAllen Martin /*----------------------------------------------------------------------- 16700a2749dSAllen Martin * Stack sizes 16800a2749dSAllen Martin * 16900a2749dSAllen Martin * The stack sizes are set up in start.S using the settings below 17000a2749dSAllen Martin */ 17100a2749dSAllen Martin #define CONFIG_STACKBASE 0x2800000 /* 40MB */ 17200a2749dSAllen Martin #define CONFIG_STACKSIZE 0x20000 /* 128K regular stack*/ 17300a2749dSAllen Martin 17400a2749dSAllen Martin /*----------------------------------------------------------------------- 17500a2749dSAllen Martin * Physical Memory Map 17600a2749dSAllen Martin */ 17700a2749dSAllen Martin #define CONFIG_NR_DRAM_BANKS 1 17800a2749dSAllen Martin #define PHYS_SDRAM_1 TEGRA20_SDRC_CS0 17900a2749dSAllen Martin #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512M */ 18000a2749dSAllen Martin 181*12b7b70cSAllen Martin #define CONFIG_SYS_TEXT_BASE 0x0010c000 18200a2749dSAllen Martin #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 18300a2749dSAllen Martin 18400a2749dSAllen Martin #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_STACKBASE 18500a2749dSAllen Martin #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_MALLOC_LEN 18600a2749dSAllen Martin #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 18700a2749dSAllen Martin CONFIG_SYS_INIT_RAM_SIZE - \ 18800a2749dSAllen Martin GENERATED_GBL_DATA_SIZE) 18900a2749dSAllen Martin 19000a2749dSAllen Martin #define CONFIG_TEGRA_GPIO 19100a2749dSAllen Martin #define CONFIG_CMD_GPIO 19200a2749dSAllen Martin #define CONFIG_CMD_ENTERRCM 19300a2749dSAllen Martin #define CONFIG_CMD_BOOTZ 194*12b7b70cSAllen Martin 195*12b7b70cSAllen Martin /* Defines for SPL */ 196*12b7b70cSAllen Martin #define CONFIG_SPL 197*12b7b70cSAllen Martin #define CONFIG_SPL_NAND_SIMPLE 198*12b7b70cSAllen Martin #define CONFIG_SPL_TEXT_BASE 0x00108000 199*12b7b70cSAllen Martin #define CONFIG_SPL_MAX_SIZE 0x00004000 200*12b7b70cSAllen Martin #define CONFIG_SYS_SPL_MALLOC_START 0x00090000 201*12b7b70cSAllen Martin #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000 202*12b7b70cSAllen Martin #define CONFIG_SPL_STACK 0x000ffffc 203*12b7b70cSAllen Martin 204*12b7b70cSAllen Martin #define CONFIG_SPL_LIBCOMMON_SUPPORT 205*12b7b70cSAllen Martin #define CONFIG_SPL_LIBGENERIC_SUPPORT 206*12b7b70cSAllen Martin #define CONFIG_SPL_SERIAL_SUPPORT 207*12b7b70cSAllen Martin #define CONFIG_SPL_GPIO_SUPPORT 208*12b7b70cSAllen Martin #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/tegra20/u-boot-spl.lds" 209*12b7b70cSAllen Martin 21000a2749dSAllen Martin #endif /* __TEGRA20_COMMON_H */ 211