1*00a2749dSAllen Martin /* 2*00a2749dSAllen Martin * (C) Copyright 2010-2012 3*00a2749dSAllen Martin * NVIDIA Corporation <www.nvidia.com> 4*00a2749dSAllen Martin * 5*00a2749dSAllen Martin * See file CREDITS for list of people who contributed to this 6*00a2749dSAllen Martin * project. 7*00a2749dSAllen Martin * 8*00a2749dSAllen Martin * This program is free software; you can redistribute it and/or 9*00a2749dSAllen Martin * modify it under the terms of the GNU General Public License as 10*00a2749dSAllen Martin * published by the Free Software Foundation; either version 2 of 11*00a2749dSAllen Martin * the License, or (at your option) any later version. 12*00a2749dSAllen Martin * 13*00a2749dSAllen Martin * This program is distributed in the hope that it will be useful, 14*00a2749dSAllen Martin * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*00a2749dSAllen Martin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*00a2749dSAllen Martin * GNU General Public License for more details. 17*00a2749dSAllen Martin * 18*00a2749dSAllen Martin * You should have received a copy of the GNU General Public License 19*00a2749dSAllen Martin * along with this program; if not, write to the Free Software 20*00a2749dSAllen Martin * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*00a2749dSAllen Martin * MA 02111-1307 USA 22*00a2749dSAllen Martin */ 23*00a2749dSAllen Martin 24*00a2749dSAllen Martin #ifndef __TEGRA20_COMMON_H 25*00a2749dSAllen Martin #define __TEGRA20_COMMON_H 26*00a2749dSAllen Martin #include <asm/sizes.h> 27*00a2749dSAllen Martin 28*00a2749dSAllen Martin /* 29*00a2749dSAllen Martin * QUOTE(m) will evaluate to a string version of the value of the macro m 30*00a2749dSAllen Martin * passed in. The extra level of indirection here is to first evaluate the 31*00a2749dSAllen Martin * macro m before applying the quoting operator. 32*00a2749dSAllen Martin */ 33*00a2749dSAllen Martin #define QUOTE_(m) #m 34*00a2749dSAllen Martin #define QUOTE(m) QUOTE_(m) 35*00a2749dSAllen Martin 36*00a2749dSAllen Martin /* 37*00a2749dSAllen Martin * High Level Configuration Options 38*00a2749dSAllen Martin */ 39*00a2749dSAllen Martin #define CONFIG_ARMCORTEXA9 /* This is an ARM V7 CPU core */ 40*00a2749dSAllen Martin #define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */ 41*00a2749dSAllen Martin #define CONFIG_MACH_TEGRA_GENERIC /* which is a Tegra generic machine */ 42*00a2749dSAllen Martin #define CONFIG_SYS_L2CACHE_OFF /* No L2 cache */ 43*00a2749dSAllen Martin 44*00a2749dSAllen Martin #define CONFIG_SYS_CACHELINE_SIZE 32 45*00a2749dSAllen Martin 46*00a2749dSAllen Martin #define CONFIG_ARCH_CPU_INIT /* Fire up the A9 core */ 47*00a2749dSAllen Martin 48*00a2749dSAllen Martin #include <asm/arch/tegra20.h> /* get chip and board defs */ 49*00a2749dSAllen Martin 50*00a2749dSAllen Martin /* 51*00a2749dSAllen Martin * Display CPU and Board information 52*00a2749dSAllen Martin */ 53*00a2749dSAllen Martin #define CONFIG_DISPLAY_CPUINFO 54*00a2749dSAllen Martin #define CONFIG_DISPLAY_BOARDINFO 55*00a2749dSAllen Martin 56*00a2749dSAllen Martin #define CONFIG_SKIP_LOWLEVEL_INIT 57*00a2749dSAllen Martin 58*00a2749dSAllen Martin #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 59*00a2749dSAllen Martin #define CONFIG_OF_LIBFDT /* enable passing of devicetree */ 60*00a2749dSAllen Martin 61*00a2749dSAllen Martin #ifdef CONFIG_TEGRA20_LP0 62*00a2749dSAllen Martin #define TEGRA_LP0_ADDR 0x1C406000 63*00a2749dSAllen Martin #define TEGRA_LP0_SIZE 0x2000 64*00a2749dSAllen Martin #define TEGRA_LP0_VEC \ 65*00a2749dSAllen Martin "lp0_vec=" QUOTE(TEGRA_LP0_SIZE) "@" QUOTE(TEGRA_LP0_ADDR) " " 66*00a2749dSAllen Martin #else 67*00a2749dSAllen Martin #define TEGRA_LP0_VEC 68*00a2749dSAllen Martin #endif 69*00a2749dSAllen Martin 70*00a2749dSAllen Martin /* Environment */ 71*00a2749dSAllen Martin #define CONFIG_ENV_VARS_UBOOT_CONFIG 72*00a2749dSAllen Martin #define CONFIG_ENV_SIZE 0x2000 /* Total Size Environment */ 73*00a2749dSAllen Martin 74*00a2749dSAllen Martin /* 75*00a2749dSAllen Martin * Size of malloc() pool 76*00a2749dSAllen Martin */ 77*00a2749dSAllen Martin #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* 4MB */ 78*00a2749dSAllen Martin 79*00a2749dSAllen Martin /* 80*00a2749dSAllen Martin * PllX Configuration 81*00a2749dSAllen Martin */ 82*00a2749dSAllen Martin #define CONFIG_SYS_CPU_OSC_FREQUENCY 1000000 /* Set CPU clock to 1GHz */ 83*00a2749dSAllen Martin 84*00a2749dSAllen Martin /* 85*00a2749dSAllen Martin * NS16550 Configuration 86*00a2749dSAllen Martin */ 87*00a2749dSAllen Martin #define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */ 88*00a2749dSAllen Martin 89*00a2749dSAllen Martin #define CONFIG_SYS_NS16550 90*00a2749dSAllen Martin #define CONFIG_SYS_NS16550_SERIAL 91*00a2749dSAllen Martin #define CONFIG_SYS_NS16550_REG_SIZE (-4) 92*00a2749dSAllen Martin #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 93*00a2749dSAllen Martin 94*00a2749dSAllen Martin /* 95*00a2749dSAllen Martin * select serial console configuration 96*00a2749dSAllen Martin */ 97*00a2749dSAllen Martin #define CONFIG_CONS_INDEX 1 98*00a2749dSAllen Martin 99*00a2749dSAllen Martin /* allow to overwrite serial and ethaddr */ 100*00a2749dSAllen Martin #define CONFIG_ENV_OVERWRITE 101*00a2749dSAllen Martin #define CONFIG_BAUDRATE 115200 102*00a2749dSAllen Martin #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 103*00a2749dSAllen Martin 115200} 104*00a2749dSAllen Martin 105*00a2749dSAllen Martin /* 106*00a2749dSAllen Martin * This parameter affects a TXFILLTUNING field that controls how much data is 107*00a2749dSAllen Martin * sent to the latency fifo before it is sent to the wire. Without this 108*00a2749dSAllen Martin * parameter, the default (2) causes occasional Data Buffer Errors in OUT 109*00a2749dSAllen Martin * packets depending on the buffer address and size. 110*00a2749dSAllen Martin */ 111*00a2749dSAllen Martin #define CONFIG_USB_EHCI_TXFIFO_THRESH 10 112*00a2749dSAllen Martin #define CONFIG_EHCI_IS_TDI 113*00a2749dSAllen Martin #define CONFIG_EHCI_DCACHE 114*00a2749dSAllen Martin 115*00a2749dSAllen Martin /* Total I2C ports on Tegra20 */ 116*00a2749dSAllen Martin #define TEGRA_I2C_NUM_CONTROLLERS 4 117*00a2749dSAllen Martin 118*00a2749dSAllen Martin /* include default commands */ 119*00a2749dSAllen Martin #include <config_cmd_default.h> 120*00a2749dSAllen Martin 121*00a2749dSAllen Martin /* remove unused commands */ 122*00a2749dSAllen Martin #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 123*00a2749dSAllen Martin #undef CONFIG_CMD_FPGA /* FPGA configuration support */ 124*00a2749dSAllen Martin #undef CONFIG_CMD_IMI 125*00a2749dSAllen Martin #undef CONFIG_CMD_IMLS 126*00a2749dSAllen Martin #undef CONFIG_CMD_NFS /* NFS support */ 127*00a2749dSAllen Martin #undef CONFIG_CMD_NET /* network support */ 128*00a2749dSAllen Martin 129*00a2749dSAllen Martin /* turn on command-line edit/hist/auto */ 130*00a2749dSAllen Martin #define CONFIG_CMDLINE_EDITING 131*00a2749dSAllen Martin #define CONFIG_COMMAND_HISTORY 132*00a2749dSAllen Martin #define CONFIG_AUTO_COMPLETE 133*00a2749dSAllen Martin 134*00a2749dSAllen Martin #define CONFIG_SYS_NO_FLASH 135*00a2749dSAllen Martin 136*00a2749dSAllen Martin /* Environment information, boards can override if required */ 137*00a2749dSAllen Martin #define CONFIG_CONSOLE_MUX 138*00a2749dSAllen Martin #define CONFIG_SYS_CONSOLE_IS_IN_ENV 139*00a2749dSAllen Martin #define TEGRA20_DEVICE_SETTINGS "stdin=serial\0" \ 140*00a2749dSAllen Martin "stdout=serial\0" \ 141*00a2749dSAllen Martin "stderr=serial\0" 142*00a2749dSAllen Martin 143*00a2749dSAllen Martin #define CONFIG_LOADADDR 0x408000 /* def. location for kernel */ 144*00a2749dSAllen Martin #define CONFIG_BOOTDELAY 2 /* -1 to disable auto boot */ 145*00a2749dSAllen Martin 146*00a2749dSAllen Martin /* 147*00a2749dSAllen Martin * Miscellaneous configurable options 148*00a2749dSAllen Martin */ 149*00a2749dSAllen Martin #define CONFIG_SYS_LONGHELP /* undef to save memory */ 150*00a2749dSAllen Martin #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 151*00a2749dSAllen Martin #define CONFIG_SYS_PROMPT V_PROMPT 152*00a2749dSAllen Martin /* 153*00a2749dSAllen Martin * Increasing the size of the IO buffer as default nfsargs size is more 154*00a2749dSAllen Martin * than 256 and so it is not possible to edit it 155*00a2749dSAllen Martin */ 156*00a2749dSAllen Martin #define CONFIG_SYS_CBSIZE (256 * 2) /* Console I/O Buffer Size */ 157*00a2749dSAllen Martin /* Print Buffer Size */ 158*00a2749dSAllen Martin #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 159*00a2749dSAllen Martin sizeof(CONFIG_SYS_PROMPT) + 16) 160*00a2749dSAllen Martin #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 161*00a2749dSAllen Martin /* Boot Argument Buffer Size */ 162*00a2749dSAllen Martin #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 163*00a2749dSAllen Martin 164*00a2749dSAllen Martin #define CONFIG_SYS_MEMTEST_START (TEGRA20_SDRC_CS0 + 0x600000) 165*00a2749dSAllen Martin #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x100000) 166*00a2749dSAllen Martin 167*00a2749dSAllen Martin #define CONFIG_SYS_LOAD_ADDR (0xA00800) /* default */ 168*00a2749dSAllen Martin #define CONFIG_SYS_HZ 1000 169*00a2749dSAllen Martin 170*00a2749dSAllen Martin /*----------------------------------------------------------------------- 171*00a2749dSAllen Martin * Stack sizes 172*00a2749dSAllen Martin * 173*00a2749dSAllen Martin * The stack sizes are set up in start.S using the settings below 174*00a2749dSAllen Martin */ 175*00a2749dSAllen Martin #define CONFIG_STACKBASE 0x2800000 /* 40MB */ 176*00a2749dSAllen Martin #define CONFIG_STACKSIZE 0x20000 /* 128K regular stack*/ 177*00a2749dSAllen Martin 178*00a2749dSAllen Martin /*----------------------------------------------------------------------- 179*00a2749dSAllen Martin * Physical Memory Map 180*00a2749dSAllen Martin */ 181*00a2749dSAllen Martin #define CONFIG_NR_DRAM_BANKS 1 182*00a2749dSAllen Martin #define PHYS_SDRAM_1 TEGRA20_SDRC_CS0 183*00a2749dSAllen Martin #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512M */ 184*00a2749dSAllen Martin 185*00a2749dSAllen Martin #define CONFIG_SYS_TEXT_BASE 0x00108000 186*00a2749dSAllen Martin #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 187*00a2749dSAllen Martin 188*00a2749dSAllen Martin #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_STACKBASE 189*00a2749dSAllen Martin #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_MALLOC_LEN 190*00a2749dSAllen Martin #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 191*00a2749dSAllen Martin CONFIG_SYS_INIT_RAM_SIZE - \ 192*00a2749dSAllen Martin GENERATED_GBL_DATA_SIZE) 193*00a2749dSAllen Martin 194*00a2749dSAllen Martin #define CONFIG_TEGRA_GPIO 195*00a2749dSAllen Martin #define CONFIG_CMD_GPIO 196*00a2749dSAllen Martin #define CONFIG_CMD_ENTERRCM 197*00a2749dSAllen Martin #define CONFIG_CMD_BOOTZ 198*00a2749dSAllen Martin #endif /* __TEGRA20_COMMON_H */ 199