xref: /rk3399_rockchip-uboot/include/configs/tegra-common.h (revision 1874626b2b7f7d44187e72c8e285dd348285743d)
1f01b631fSTom Warren /*
2f01b631fSTom Warren  *  (C) Copyright 2010-2012
3f01b631fSTom Warren  *  NVIDIA Corporation <www.nvidia.com>
4f01b631fSTom Warren  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6f01b631fSTom Warren  */
7f01b631fSTom Warren 
8bfcf46dbSTom Warren #ifndef _TEGRA_COMMON_H_
9bfcf46dbSTom Warren #define _TEGRA_COMMON_H_
101ace4022SAlexey Brodkin #include <linux/sizes.h>
11f01b631fSTom Warren #include <linux/stringify.h>
12f01b631fSTom Warren 
13f01b631fSTom Warren /*
14f01b631fSTom Warren  * High Level Configuration Options
15f01b631fSTom Warren  */
16f01b631fSTom Warren #define CONFIG_ARMCORTEXA9		/* This is an ARM V7 CPU core */
17f01b631fSTom Warren #define CONFIG_SYS_L2CACHE_OFF		/* No L2 cache */
18f01b631fSTom Warren 
19f01b631fSTom Warren #include <asm/arch/tegra.h>		/* get chip and board defs */
20f01b631fSTom Warren 
21f41f0a19SThierry Reding /* Use the Tegra US timer on ARMv7, but the architected timer on ARMv8. */
22f41f0a19SThierry Reding #ifndef CONFIG_ARM64
2331df9893SRob Herring #define CONFIG_SYS_TIMER_RATE		1000000
2431df9893SRob Herring #define CONFIG_SYS_TIMER_COUNTER	NV_PA_TMRUS_BASE
25f41f0a19SThierry Reding #endif
2631df9893SRob Herring 
27f01b631fSTom Warren /*
28f01b631fSTom Warren  * Display CPU and Board information
29f01b631fSTom Warren  */
30f01b631fSTom Warren #define CONFIG_DISPLAY_CPUINFO
31f01b631fSTom Warren #define CONFIG_DISPLAY_BOARDINFO
32f01b631fSTom Warren 
33f01b631fSTom Warren #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
34f01b631fSTom Warren 
35f01b631fSTom Warren /* Environment */
36f01b631fSTom Warren #define CONFIG_ENV_VARS_UBOOT_CONFIG
37f01b631fSTom Warren #define CONFIG_ENV_SIZE			0x2000	/* Total Size Environment */
38f01b631fSTom Warren 
39f01b631fSTom Warren /*
40bfcf46dbSTom Warren  * NS16550 Configuration
41f01b631fSTom Warren  */
42*1874626bSThomas Chou #define CONFIG_NS16550_SERIAL
43858530a8SSimon Glass #define CONFIG_SYS_NS16550
44*1874626bSThomas Chou #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
45f01b631fSTom Warren 
46f01b631fSTom Warren /*
47f175603fSStephen Warren  * Common HW configuration.
48f175603fSStephen Warren  * If this varies between SoCs later, move to tegraNN-common.h
49f175603fSStephen Warren  * Note: This is number of devices, not max device ID.
50f175603fSStephen Warren  */
51f175603fSStephen Warren #define CONFIG_SYS_MMC_MAX_DEVICE 4
52f175603fSStephen Warren 
53f175603fSStephen Warren /*
54f01b631fSTom Warren  * select serial console configuration
55f01b631fSTom Warren  */
56f01b631fSTom Warren #define CONFIG_CONS_INDEX	1
57f01b631fSTom Warren 
58f01b631fSTom Warren /* allow to overwrite serial and ethaddr */
59f01b631fSTom Warren #define CONFIG_ENV_OVERWRITE
60f01b631fSTom Warren #define CONFIG_BAUDRATE			115200
61f01b631fSTom Warren 
62f01b631fSTom Warren /* turn on command-line edit/hist/auto */
63f01b631fSTom Warren #define CONFIG_COMMAND_HISTORY
64f01b631fSTom Warren 
6511d9c030SStephen Warren /* turn on commonly used storage-related commands */
6611d9c030SStephen Warren #define CONFIG_PARTITION_UUIDS
6711d9c030SStephen Warren #define CONFIG_CMD_PART
6811d9c030SStephen Warren 
69f01b631fSTom Warren #define CONFIG_SYS_NO_FLASH
70f01b631fSTom Warren 
71f01b631fSTom Warren #define CONFIG_CONSOLE_MUX
72f01b631fSTom Warren #define CONFIG_SYS_CONSOLE_IS_IN_ENV
7386bd20b0SStephen Warren #ifndef CONFIG_SPL_BUILD
7486bd20b0SStephen Warren #define CONFIG_SYS_STDIO_DEREGISTER
7586bd20b0SStephen Warren #endif
76f01b631fSTom Warren 
77f01b631fSTom Warren /*
78f01b631fSTom Warren  * Increasing the size of the IO buffer as default nfsargs size is more
79f01b631fSTom Warren  *  than 256 and so it is not possible to edit it
80f01b631fSTom Warren  */
81f01b631fSTom Warren #define CONFIG_SYS_CBSIZE		(256 * 2) /* Console I/O Buffer Size */
82f01b631fSTom Warren /* Print Buffer Size */
83f01b631fSTom Warren #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
84f01b631fSTom Warren 					sizeof(CONFIG_SYS_PROMPT) + 16)
850859b49dSSimon Glass #define CONFIG_SYS_MAXARGS		32	/* max number of command args */
86f01b631fSTom Warren /* Boot Argument Buffer Size */
87f01b631fSTom Warren #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
88f01b631fSTom Warren 
89f01b631fSTom Warren #define CONFIG_SYS_MEMTEST_START	(NV_PA_SDRC_CS0 + 0x600000)
90f01b631fSTom Warren #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + 0x100000)
91f01b631fSTom Warren 
926527268dSThierry Reding #ifndef CONFIG_ARM64
939dacbb27SSimon Glass #ifndef CONFIG_SPL_BUILD
944270d5afSMarcel Ziswiler #define CONFIG_USE_ARCH_MEMCPY
959dacbb27SSimon Glass #endif
966527268dSThierry Reding #endif
974270d5afSMarcel Ziswiler 
98f01b631fSTom Warren /*-----------------------------------------------------------------------
99f01b631fSTom Warren  * Physical Memory Map
100f01b631fSTom Warren  */
101bbc1b99eSStephen Warren #define CONFIG_NR_DRAM_BANKS	2
102f01b631fSTom Warren #define PHYS_SDRAM_1		NV_PA_SDRC_CS0
103f01b631fSTom Warren #define PHYS_SDRAM_1_SIZE	0x20000000	/* 512M */
104f01b631fSTom Warren 
105f01b631fSTom Warren #define CONFIG_SYS_UBOOT_START	CONFIG_SYS_TEXT_BASE
106f01b631fSTom Warren #define CONFIG_SYS_SDRAM_BASE	PHYS_SDRAM_1
107f01b631fSTom Warren 
108f01b631fSTom Warren #define CONFIG_SYS_BOOTMAPSZ	(256 << 20)	/* 256M */
109f01b631fSTom Warren 
110f01b631fSTom Warren #define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_STACKBASE
111f01b631fSTom Warren #define CONFIG_SYS_INIT_RAM_SIZE	CONFIG_SYS_MALLOC_LEN
112f01b631fSTom Warren #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
113f01b631fSTom Warren 						CONFIG_SYS_INIT_RAM_SIZE - \
114f01b631fSTom Warren 						GENERATED_GBL_DATA_SIZE)
115f01b631fSTom Warren 
116f01b631fSTom Warren #define CONFIG_TEGRA_GPIO
117f01b631fSTom Warren #define CONFIG_CMD_ENTERRCM
118f01b631fSTom Warren 
119f01b631fSTom Warren /* Defines for SPL */
120f01b631fSTom Warren #define CONFIG_SPL_FRAMEWORK
121f01b631fSTom Warren #define CONFIG_SPL_RAM_DEVICE
122f01b631fSTom Warren #define CONFIG_SPL_BOARD_INIT
123f01b631fSTom Warren #define CONFIG_SPL_NAND_SIMPLE
1246ebc3461SAlbert ARIBAUD #define CONFIG_SPL_MAX_FOOTPRINT	(CONFIG_SYS_TEXT_BASE - \
125f01b631fSTom Warren 						CONFIG_SPL_TEXT_BASE)
126f01b631fSTom Warren #define CONFIG_SYS_SPL_MALLOC_SIZE	0x00010000
127f01b631fSTom Warren 
128f01b631fSTom Warren #define CONFIG_SPL_LIBCOMMON_SUPPORT
129f01b631fSTom Warren #define CONFIG_SPL_LIBGENERIC_SUPPORT
130f01b631fSTom Warren #define CONFIG_SPL_SERIAL_SUPPORT
131f01b631fSTom Warren #define CONFIG_SPL_GPIO_SUPPORT
132f01b631fSTom Warren 
133026baff7SStephen Warren #define CONFIG_BOARD_EARLY_INIT_F
134026baff7SStephen Warren #define CONFIG_BOARD_LATE_INIT
1353efff99fSTom Warren 
136a885f852SStephen Warren /* Misc utility code */
137a885f852SStephen Warren #define CONFIG_BOUNCE_BUFFER
1383efff99fSTom Warren #define CONFIG_CRC32_VERIFY
139dd7f65f6SSimon Glass 
14068cf64dbSStephen Warren #ifndef CONFIG_SPL_BUILD
14168cf64dbSStephen Warren #include <config_distro_defaults.h>
14268295a48SStephen Warren #define CONFIG_CMD_EXT4_WRITE
14368295a48SStephen Warren #define CONFIG_FAT_WRITE
14468cf64dbSStephen Warren #endif
14568cf64dbSStephen Warren 
146d6bf06c0SAlexandre Courbot #define CONFIG_OF_SYSTEM_SETUP
147d6bf06c0SAlexandre Courbot 
148f01b631fSTom Warren #endif /* _TEGRA_COMMON_H_ */
149