10f8bc283SHeiko Schocher /* 20f8bc283SHeiko Schocher * Common board functions for Siemens TAURUS (AT91SAM9G20) based boards 30f8bc283SHeiko Schocher * (C) Copyright 2013 Siemens AG 40f8bc283SHeiko Schocher * 50f8bc283SHeiko Schocher * Based on: 60f8bc283SHeiko Schocher * U-Boot file: include/configs/at91sam9260ek.h 70f8bc283SHeiko Schocher * 80f8bc283SHeiko Schocher * (C) Copyright 2007-2008 90f8bc283SHeiko Schocher * Stelian Pop <stelian@popies.net> 100f8bc283SHeiko Schocher * Lead Tech Design <www.leadtechdesign.com> 110f8bc283SHeiko Schocher * 120f8bc283SHeiko Schocher * SPDX-License-Identifier: GPL-2.0+ 130f8bc283SHeiko Schocher */ 140f8bc283SHeiko Schocher 150f8bc283SHeiko Schocher #ifndef __CONFIG_H 160f8bc283SHeiko Schocher #define __CONFIG_H 170f8bc283SHeiko Schocher 180f8bc283SHeiko Schocher /* 190f8bc283SHeiko Schocher * SoC must be defined first, before hardware.h is included. 200f8bc283SHeiko Schocher * In this case SoC is defined in boards.cfg. 210f8bc283SHeiko Schocher */ 220f8bc283SHeiko Schocher #include <asm/hardware.h> 2340540823SHeiko Schocher #include <linux/sizes.h> 240f8bc283SHeiko Schocher 25389aee89SHeiko Schocher #if defined(CONFIG_SPL_BUILD) 26389aee89SHeiko Schocher #define CONFIG_SYS_ICACHE_OFF 27389aee89SHeiko Schocher #define CONFIG_SYS_DCACHE_OFF 28389aee89SHeiko Schocher #endif 290f8bc283SHeiko Schocher /* 300f8bc283SHeiko Schocher * Warning: changing CONFIG_SYS_TEXT_BASE requires 310f8bc283SHeiko Schocher * adapting the initial boot program. 320f8bc283SHeiko Schocher * Since the linker has to swallow that define, we must use a pure 330f8bc283SHeiko Schocher * hex number here! 340f8bc283SHeiko Schocher */ 350f8bc283SHeiko Schocher 36237e3793SHeiko Schocher #define CONFIG_SYS_TEXT_BASE 0x21000000 370f8bc283SHeiko Schocher 380f8bc283SHeiko Schocher /* ARM asynchronous clock */ 390f8bc283SHeiko Schocher #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ 400f8bc283SHeiko Schocher #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* main clock xtal */ 410f8bc283SHeiko Schocher 420f8bc283SHeiko Schocher /* Misc CPU related */ 430f8bc283SHeiko Schocher #define CONFIG_ARCH_CPU_INIT 440f8bc283SHeiko Schocher #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 450f8bc283SHeiko Schocher #define CONFIG_SETUP_MEMORY_TAGS 460f8bc283SHeiko Schocher #define CONFIG_INITRD_TAG 47*8e6e8221SHeiko Schocher #define CONFIG_SKIP_LOWLEVEL_INIT_ONLY 480f8bc283SHeiko Schocher 490f8bc283SHeiko Schocher /* general purpose I/O */ 500f8bc283SHeiko Schocher #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ 510f8bc283SHeiko Schocher #define CONFIG_AT91_GPIO 520f8bc283SHeiko Schocher #define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */ 530f8bc283SHeiko Schocher 540f8bc283SHeiko Schocher /* serial console */ 550f8bc283SHeiko Schocher #define CONFIG_ATMEL_USART 560f8bc283SHeiko Schocher #define CONFIG_USART_BASE ATMEL_BASE_DBGU 570f8bc283SHeiko Schocher #define CONFIG_USART_ID ATMEL_ID_SYS 580f8bc283SHeiko Schocher 590f8bc283SHeiko Schocher 600f8bc283SHeiko Schocher /* 610f8bc283SHeiko Schocher * SDRAM: 1 bank, min 32, max 128 MB 620f8bc283SHeiko Schocher * Initialized before u-boot gets started. 630f8bc283SHeiko Schocher */ 640f8bc283SHeiko Schocher #define CONFIG_NR_DRAM_BANKS 1 650f8bc283SHeiko Schocher #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1 660ed366ffSHeiko Schocher #define CONFIG_SYS_SDRAM_SIZE (128 * SZ_1M) 670f8bc283SHeiko Schocher 680f8bc283SHeiko Schocher /* 690f8bc283SHeiko Schocher * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM, 700f8bc283SHeiko Schocher * leaving the correct space for initial global data structure above 710f8bc283SHeiko Schocher * that address while providing maximum stack area below. 720f8bc283SHeiko Schocher */ 730f8bc283SHeiko Schocher #define CONFIG_SYS_INIT_SP_ADDR \ 740f8bc283SHeiko Schocher (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE) 750f8bc283SHeiko Schocher 760f8bc283SHeiko Schocher /* NAND flash */ 770f8bc283SHeiko Schocher #ifdef CONFIG_CMD_NAND 780f8bc283SHeiko Schocher #define CONFIG_SYS_MAX_NAND_DEVICE 1 790f8bc283SHeiko Schocher #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 800f8bc283SHeiko Schocher #define CONFIG_SYS_NAND_DBW_8 810f8bc283SHeiko Schocher #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 820f8bc283SHeiko Schocher #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 830f8bc283SHeiko Schocher #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14 840f8bc283SHeiko Schocher #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13 850f8bc283SHeiko Schocher #endif 860f8bc283SHeiko Schocher 870f8bc283SHeiko Schocher /* Ethernet */ 880f8bc283SHeiko Schocher #define CONFIG_MACB 890f8bc283SHeiko Schocher #define CONFIG_RMII 900f8bc283SHeiko Schocher #define CONFIG_AT91_WANTS_COMMON_PHY 910f8bc283SHeiko Schocher 92f624162fSHeiko Schocher #define CONFIG_AT91SAM9_WATCHDOG 930ed366ffSHeiko Schocher #define CONFIG_AT91_HW_WDT_TIMEOUT 15 94f624162fSHeiko Schocher #if !defined(CONFIG_SPL_BUILD) 95f624162fSHeiko Schocher /* Enable the watchdog */ 96f624162fSHeiko Schocher #define CONFIG_HW_WATCHDOG 97f624162fSHeiko Schocher #endif 98f624162fSHeiko Schocher 990f8bc283SHeiko Schocher /* USB */ 1000f8bc283SHeiko Schocher #if defined(CONFIG_BOARD_TAURUS) 1010f8bc283SHeiko Schocher #define CONFIG_USB_ATMEL 102e8b81eefSHeiko Schocher #define CONFIG_USB_ATMEL_CLK_SEL_PLLB 1030f8bc283SHeiko Schocher #define CONFIG_USB_OHCI_NEW 1040f8bc283SHeiko Schocher #define CONFIG_SYS_USB_OHCI_CPU_INIT 1050f8bc283SHeiko Schocher #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 1060f8bc283SHeiko Schocher #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260" 1070f8bc283SHeiko Schocher #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 108e8b81eefSHeiko Schocher 109e8b81eefSHeiko Schocher /* USB DFU support */ 110e8b81eefSHeiko Schocher 111e8b81eefSHeiko Schocher #define CONFIG_USB_GADGET_AT91 112e8b81eefSHeiko Schocher 113e8b81eefSHeiko Schocher /* DFU class support */ 114e8b81eefSHeiko Schocher #define CONFIG_SYS_DFU_DATA_BUF_SIZE (SZ_1M) 115e8b81eefSHeiko Schocher #define DFU_MANIFEST_POLL_TIMEOUT 25000 1160f8bc283SHeiko Schocher #endif 1170f8bc283SHeiko Schocher 11850921cdcSHeiko Schocher /* SPI EEPROM */ 11950921cdcSHeiko Schocher #define TAURUS_SPI_MASK (1 << 4) 12050921cdcSHeiko Schocher #define TAURUS_SPI_CS_PIN AT91_PIN_PA3 12150921cdcSHeiko Schocher 122a1655bb2SHeiko Schocher #if defined(CONFIG_SPL_BUILD) 123a1655bb2SHeiko Schocher /* SPL related */ 124a1655bb2SHeiko Schocher #define CONFIG_SPL_SPI_LOAD 125a1655bb2SHeiko Schocher #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000 126a1655bb2SHeiko Schocher 127a1655bb2SHeiko Schocher #define CONFIG_SF_DEFAULT_BUS 0 1280ed366ffSHeiko Schocher #define CONFIG_SF_DEFAULT_SPEED 1000000 1290ed366ffSHeiko Schocher #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3 130a1655bb2SHeiko Schocher #endif 131a1655bb2SHeiko Schocher 1320f8bc283SHeiko Schocher /* load address */ 1330f8bc283SHeiko Schocher #define CONFIG_SYS_LOAD_ADDR 0x22000000 1340f8bc283SHeiko Schocher 1350f8bc283SHeiko Schocher /* bootstrap in spi flash , u-boot + env + linux in nandflash */ 1360f8bc283SHeiko Schocher #define CONFIG_ENV_OFFSET 0x100000 1370f8bc283SHeiko Schocher #define CONFIG_ENV_OFFSET_REDUND 0x180000 1380ed366ffSHeiko Schocher #define CONFIG_ENV_SIZE (SZ_128K) /* 1 sector = 128 kB */ 1390f8bc283SHeiko Schocher #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm" 14040540823SHeiko Schocher 1410f8bc283SHeiko Schocher #define CONFIG_SYS_LONGHELP 1420f8bc283SHeiko Schocher #define CONFIG_CMDLINE_EDITING 1430f8bc283SHeiko Schocher #define CONFIG_AUTO_COMPLETE 1440f8bc283SHeiko Schocher 1450f8bc283SHeiko Schocher /* 1460f8bc283SHeiko Schocher * Size of malloc() pool 1470f8bc283SHeiko Schocher */ 1480f8bc283SHeiko Schocher #define CONFIG_SYS_MALLOC_LEN \ 149e8b81eefSHeiko Schocher ROUND(3 * CONFIG_ENV_SIZE + SZ_4M, 0x1000) 1500f8bc283SHeiko Schocher 151237e3793SHeiko Schocher /* Defines for SPL */ 152237e3793SHeiko Schocher #define CONFIG_SPL_FRAMEWORK 153237e3793SHeiko Schocher #define CONFIG_SPL_TEXT_BASE 0x0 15440540823SHeiko Schocher #define CONFIG_SPL_MAX_SIZE (31 * SZ_512) 15540540823SHeiko Schocher #define CONFIG_SPL_STACK (ATMEL_BASE_SRAM1 + SZ_16K) 156a1655bb2SHeiko Schocher #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ 157a1655bb2SHeiko Schocher CONFIG_SYS_MALLOC_LEN) 158a1655bb2SHeiko Schocher #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN 159237e3793SHeiko Schocher 160237e3793SHeiko Schocher #define CONFIG_SPL_BSS_START_ADDR CONFIG_SPL_MAX_SIZE 1610ed366ffSHeiko Schocher #define CONFIG_SPL_BSS_MAX_SIZE (3 * SZ_512) 162237e3793SHeiko Schocher 163237e3793SHeiko Schocher #define CONFIG_SYS_NAND_ENABLE_PIN_SPL (2*32 + 14) 164237e3793SHeiko Schocher #define CONFIG_SYS_USE_NANDFLASH 1 165237e3793SHeiko Schocher #define CONFIG_SPL_NAND_DRIVERS 166237e3793SHeiko Schocher #define CONFIG_SPL_NAND_BASE 167237e3793SHeiko Schocher #define CONFIG_SPL_NAND_ECC 168237e3793SHeiko Schocher #define CONFIG_SPL_NAND_RAW_ONLY 169237e3793SHeiko Schocher #define CONFIG_SPL_NAND_SOFTECC 170237e3793SHeiko Schocher #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 171e8b81eefSHeiko Schocher #define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K 172237e3793SHeiko Schocher #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 173237e3793SHeiko Schocher #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 174237e3793SHeiko Schocher #define CONFIG_SYS_NAND_5_ADDR_CYCLE 175237e3793SHeiko Schocher 1760ed366ffSHeiko Schocher #define CONFIG_SYS_NAND_SIZE (256 * SZ_1M) 1770ed366ffSHeiko Schocher #define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K 1780ed366ffSHeiko Schocher #define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K) 179237e3793SHeiko Schocher #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \ 180237e3793SHeiko Schocher CONFIG_SYS_NAND_PAGE_SIZE) 181237e3793SHeiko Schocher #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 182237e3793SHeiko Schocher #define CONFIG_SYS_NAND_ECCSIZE 256 183237e3793SHeiko Schocher #define CONFIG_SYS_NAND_ECCBYTES 3 184237e3793SHeiko Schocher #define CONFIG_SYS_NAND_OOBSIZE 64 185237e3793SHeiko Schocher #define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \ 186237e3793SHeiko Schocher 48, 49, 50, 51, 52, 53, 54, 55, \ 187237e3793SHeiko Schocher 56, 57, 58, 59, 60, 61, 62, 63, } 188237e3793SHeiko Schocher 189237e3793SHeiko Schocher #define CONFIG_SPL_ATMEL_SIZE 190237e3793SHeiko Schocher #define CONFIG_SYS_MASTER_CLOCK 132096000 191237e3793SHeiko Schocher #define AT91_PLL_LOCK_TIMEOUT 1000000 192237e3793SHeiko Schocher #define CONFIG_SYS_AT91_PLLA 0x202A3F01 193237e3793SHeiko Schocher #define CONFIG_SYS_MCKR 0x1300 194237e3793SHeiko Schocher #define CONFIG_SYS_MCKR_CSS (0x02 | CONFIG_SYS_MCKR) 195237e3793SHeiko Schocher #define CONFIG_SYS_AT91_PLLB 0x10193F05 19640540823SHeiko Schocher 1970f8bc283SHeiko Schocher #endif 198