xref: /rk3399_rockchip-uboot/include/configs/tao3530.h (revision 1a4f6af8bfd44c8ae6e87a81ff125eed47042cc5)
1550e3756STapani Utriainen /*
2550e3756STapani Utriainen  * Configuration settings for the TechNexion TAO-3530 SOM
3550e3756STapani Utriainen  * equipped on Thunder baseboard.
4550e3756STapani Utriainen  *
5550e3756STapani Utriainen  * Edward Lin <linuxfae@technexion.com>
6550e3756STapani Utriainen  * Tapani Utriainen <linuxfae@technexion.com>
7550e3756STapani Utriainen  *
8a9f52490SStefan Roese  * Copyright (C) 2013 Stefan Roese <sr@denx.de>
9a9f52490SStefan Roese  *
10550e3756STapani Utriainen  * SPDX-License-Identifier:	GPL-2.0+
11550e3756STapani Utriainen  */
12550e3756STapani Utriainen 
13550e3756STapani Utriainen #ifndef __CONFIG_H
14550e3756STapani Utriainen #define __CONFIG_H
15550e3756STapani Utriainen 
16550e3756STapani Utriainen /*
17550e3756STapani Utriainen  * High Level Configuration Options
18550e3756STapani Utriainen  */
19550e3756STapani Utriainen 
20550e3756STapani Utriainen #define CONFIG_SDRC			/* Has an SDRC controller */
21550e3756STapani Utriainen 
22550e3756STapani Utriainen #include <asm/arch/cpu.h>		/* get chip and board defs */
23987ec585SNishanth Menon #include <asm/arch/omap.h>
24550e3756STapani Utriainen 
25550e3756STapani Utriainen /* Clock Defines */
26550e3756STapani Utriainen #define V_OSCK			26000000	/* Clock output from T2 */
27550e3756STapani Utriainen #define V_SCLK			(V_OSCK >> 1)
28550e3756STapani Utriainen 
29550e3756STapani Utriainen #define CONFIG_MISC_INIT_R
30550e3756STapani Utriainen 
31550e3756STapani Utriainen #define CONFIG_CMDLINE_TAG
32550e3756STapani Utriainen #define CONFIG_SETUP_MEMORY_TAGS
33550e3756STapani Utriainen #define CONFIG_INITRD_TAG
34550e3756STapani Utriainen #define CONFIG_REVISION_TAG
35550e3756STapani Utriainen 
36550e3756STapani Utriainen /*
37550e3756STapani Utriainen  * Size of malloc() pool
38550e3756STapani Utriainen  */
39550e3756STapani Utriainen #define CONFIG_SYS_MALLOC_LEN		(4 << 20)
40550e3756STapani Utriainen #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
41550e3756STapani Utriainen 
42550e3756STapani Utriainen /*
43550e3756STapani Utriainen  * Hardware drivers
44550e3756STapani Utriainen  */
45550e3756STapani Utriainen 
46550e3756STapani Utriainen /*
47550e3756STapani Utriainen  * NS16550 Configuration
48550e3756STapani Utriainen  */
49550e3756STapani Utriainen #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
50550e3756STapani Utriainen 
51550e3756STapani Utriainen #define CONFIG_SYS_NS16550_SERIAL
52550e3756STapani Utriainen #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
53550e3756STapani Utriainen #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
54550e3756STapani Utriainen 
55550e3756STapani Utriainen /*
56550e3756STapani Utriainen  * select serial console configuration
57550e3756STapani Utriainen  */
58550e3756STapani Utriainen #define CONFIG_CONS_INDEX		3
59550e3756STapani Utriainen #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
60550e3756STapani Utriainen 
61550e3756STapani Utriainen /* allow to overwrite serial and ethaddr */
62550e3756STapani Utriainen #define CONFIG_ENV_OVERWRITE
63550e3756STapani Utriainen 
64550e3756STapani Utriainen /* commands to include */
65550e3756STapani Utriainen 
66550e3756STapani Utriainen #define CONFIG_SYS_I2C
67550e3756STapani Utriainen #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
68550e3756STapani Utriainen #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
69550e3756STapani Utriainen #define CONFIG_I2C_MULTI_BUS
70550e3756STapani Utriainen 
71550e3756STapani Utriainen /*
72550e3756STapani Utriainen  * TWL4030
73550e3756STapani Utriainen  */
74550e3756STapani Utriainen #define CONFIG_TWL4030_LED
75550e3756STapani Utriainen 
76550e3756STapani Utriainen /*
77550e3756STapani Utriainen  * Board NAND Info.
78550e3756STapani Utriainen  */
79550e3756STapani Utriainen #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
80550e3756STapani Utriainen 							/* to access nand */
81550e3756STapani Utriainen #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
82550e3756STapani Utriainen 							/* to access nand at */
83550e3756STapani Utriainen 							/* CS0 */
84550e3756STapani Utriainen 
85550e3756STapani Utriainen #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
86550e3756STapani Utriainen 							/* devices */
87550e3756STapani Utriainen /* Environment information */
88550e3756STapani Utriainen 
89550e3756STapani Utriainen #define CONFIG_EXTRA_ENV_SETTINGS \
90550e3756STapani Utriainen 	"loadaddr=0x82000000\0" \
91550e3756STapani Utriainen 	"console=ttyO2,115200n8\0" \
92550e3756STapani Utriainen 	"mpurate=600\0" \
93550e3756STapani Utriainen 	"dvi_mode=omapfb.mode=dvi:1280x720-24@60\0" \
94550e3756STapani Utriainen 	"tv_mode=omapfb.mode=tv:ntsc\0" \
95550e3756STapani Utriainen 	"video_mode=omapdss.def_disp=lcd vram=6M omapfb.vram=0:2M,1:2M,2:2M\0" \
96550e3756STapani Utriainen 	"lcd_mode=omapfb.mode=lcd:800x480@60 \0" \
97550e3756STapani Utriainen 	"extra_options= \0" \
98550e3756STapani Utriainen 	"mmcdev=0\0" \
99550e3756STapani Utriainen 	"mmcroot=/dev/mmcblk0p2 rw\0" \
100550e3756STapani Utriainen 	"mmcrootfstype=ext3 rootwait\0" \
101550e3756STapani Utriainen 	"nandroot=ubi0:rootfs ubi.mtd=4\0" \
102550e3756STapani Utriainen 	"nandrootfstype=ubifs\0" \
103550e3756STapani Utriainen 	"mmcargs=setenv bootargs console=${console} " \
104550e3756STapani Utriainen 		"mpurate=${mpurate} " \
105550e3756STapani Utriainen 		"${video_mode} " \
106550e3756STapani Utriainen 		"root=${mmcroot} " \
107550e3756STapani Utriainen 		"rootfstype=${mmcrootfstype} " \
108550e3756STapani Utriainen 		"${extra_options}\0" \
109550e3756STapani Utriainen 	"nandargs=setenv bootargs console=${console} " \
110550e3756STapani Utriainen 		"mpurate=${mpurate} " \
111550e3756STapani Utriainen 		"${video_mode} " \
112550e3756STapani Utriainen 		"${network_setting} " \
113550e3756STapani Utriainen 		"root=${nandroot} " \
114550e3756STapani Utriainen 		"rootfstype=${nandrootfstype} "\
115550e3756STapani Utriainen 		"${extra_options}\0" \
116550e3756STapani Utriainen 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
117550e3756STapani Utriainen 	"bootscript=echo Running bootscript from mmc ...; " \
118550e3756STapani Utriainen 		"source ${loadaddr}\0" \
119550e3756STapani Utriainen 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
120550e3756STapani Utriainen 	"mmcboot=echo Booting from mmc ...; " \
121550e3756STapani Utriainen 		"run mmcargs; " \
122550e3756STapani Utriainen 		"bootm ${loadaddr}\0" \
123550e3756STapani Utriainen 	"nandboot=echo Booting from nand ...; " \
124550e3756STapani Utriainen 		"run nandargs; " \
125550e3756STapani Utriainen 		"nand read ${loadaddr} 280000 400000; " \
126550e3756STapani Utriainen 		"bootm ${loadaddr}\0" \
127550e3756STapani Utriainen 
128550e3756STapani Utriainen #define CONFIG_BOOTCOMMAND \
129550e3756STapani Utriainen 	"if mmc rescan ${mmcdev}; then " \
130550e3756STapani Utriainen 		"if run loadbootscript; then " \
131550e3756STapani Utriainen 			"run bootscript; " \
132550e3756STapani Utriainen 		"else " \
133550e3756STapani Utriainen 			"if run loaduimage; then " \
134550e3756STapani Utriainen 				"run mmcboot; " \
135550e3756STapani Utriainen 			"else run nandboot; " \
136550e3756STapani Utriainen 			"fi; " \
137550e3756STapani Utriainen 		"fi; " \
138550e3756STapani Utriainen 	"else run nandboot; fi"
139550e3756STapani Utriainen 
140550e3756STapani Utriainen /*
141550e3756STapani Utriainen  * Miscellaneous configurable options
142550e3756STapani Utriainen  */
143550e3756STapani Utriainen #define CONFIG_SYS_LONGHELP		/* undef to save memory */
144550e3756STapani Utriainen 
145550e3756STapani Utriainen /* turn on command-line edit/hist/auto */
146550e3756STapani Utriainen #define CONFIG_CMDLINE_EDITING
147550e3756STapani Utriainen #define CONFIG_AUTO_COMPLETE
148550e3756STapani Utriainen 
149550e3756STapani Utriainen #define CONFIG_SYS_ALT_MEMTEST		1
150550e3756STapani Utriainen #define CONFIG_SYS_MEMTEST_START	(0x82000000)		/* memtest */
151550e3756STapani Utriainen 								/* defaults */
152550e3756STapani Utriainen #define CONFIG_SYS_MEMTEST_END		(0x83FFFFFF)		/* 64MB */
153550e3756STapani Utriainen #define CONFIG_SYS_MEMTEST_SCRATCH	(0x81000000)	/* dummy address */
154550e3756STapani Utriainen 
155550e3756STapani Utriainen #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
156550e3756STapani Utriainen 							/* load address */
157550e3756STapani Utriainen #define CONFIG_SYS_TEXT_BASE		0x80008000
158550e3756STapani Utriainen 
159550e3756STapani Utriainen /*
160550e3756STapani Utriainen  * OMAP3 has 12 GP timers, they can be driven by the system clock
161550e3756STapani Utriainen  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
162550e3756STapani Utriainen  * This rate is divided by a local divisor.
163550e3756STapani Utriainen  */
164550e3756STapani Utriainen #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
165550e3756STapani Utriainen #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
166550e3756STapani Utriainen 
167550e3756STapani Utriainen /*
168550e3756STapani Utriainen  * Physical Memory Map
169550e3756STapani Utriainen  */
170550e3756STapani Utriainen #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
171550e3756STapani Utriainen #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
172550e3756STapani Utriainen #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
173550e3756STapani Utriainen #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
174550e3756STapani Utriainen 
175550e3756STapani Utriainen /*
176550e3756STapani Utriainen  * FLASH and environment organization
177550e3756STapani Utriainen  */
178550e3756STapani Utriainen 
179550e3756STapani Utriainen /* **** PISMO SUPPORT *** */
180550e3756STapani Utriainen #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
181222a3113Spekon gupta #define CONFIG_SYS_FLASH_BASE		NAND_BASE
182550e3756STapani Utriainen 
183550e3756STapani Utriainen /* Monitor at start of flash */
184550e3756STapani Utriainen #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
185550e3756STapani Utriainen #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
186550e3756STapani Utriainen 
187550e3756STapani Utriainen #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
188550e3756STapani Utriainen #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
189550e3756STapani Utriainen 
190550e3756STapani Utriainen #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)
191550e3756STapani Utriainen #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
192550e3756STapani Utriainen #define CONFIG_ENV_ADDR			CONFIG_ENV_OFFSET
193550e3756STapani Utriainen 
194550e3756STapani Utriainen #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
195550e3756STapani Utriainen #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
196550e3756STapani Utriainen #define CONFIG_SYS_INIT_RAM_SIZE	0x800
197550e3756STapani Utriainen #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
198550e3756STapani Utriainen 					 CONFIG_SYS_INIT_RAM_SIZE - \
199550e3756STapani Utriainen 					 GENERATED_GBL_DATA_SIZE)
200550e3756STapani Utriainen 
201550e3756STapani Utriainen /*
202550e3756STapani Utriainen  * USB
203550e3756STapani Utriainen  *
204550e3756STapani Utriainen  * Currently only EHCI is enabled, the MUSB OTG controller
205550e3756STapani Utriainen  * is not enabled.
206550e3756STapani Utriainen  */
207550e3756STapani Utriainen 
208550e3756STapani Utriainen /* USB EHCI */
209550e3756STapani Utriainen #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO	162
210550e3756STapani Utriainen 
211a9f52490SStefan Roese /* Defines for SPL */
212a9f52490SStefan Roese #define CONFIG_SPL_FRAMEWORK
213a9f52490SStefan Roese 
214e2ccdf89SPaul Kocialkowski #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
215205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
216a9f52490SStefan Roese 
217a9f52490SStefan Roese #define CONFIG_SPL_NAND_BASE
218a9f52490SStefan Roese #define CONFIG_SPL_NAND_DRIVERS
219a9f52490SStefan Roese #define CONFIG_SPL_NAND_ECC
220a9f52490SStefan Roese 
221a9f52490SStefan Roese /* NAND boot config */
222a9f52490SStefan Roese #define CONFIG_SYS_NAND_5_ADDR_CYCLE
223a9f52490SStefan Roese #define CONFIG_SYS_NAND_PAGE_COUNT	64
224a9f52490SStefan Roese #define CONFIG_SYS_NAND_PAGE_SIZE	2048
225a9f52490SStefan Roese #define CONFIG_SYS_NAND_OOBSIZE		64
226a9f52490SStefan Roese #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
227a9f52490SStefan Roese #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
228a9f52490SStefan Roese /*
229a9f52490SStefan Roese  * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
230a9f52490SStefan Roese  * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
231a9f52490SStefan Roese  */
232a9f52490SStefan Roese #define CONFIG_SYS_NAND_ECCPOS		{ 2, 3, 4, 5, 6, 7, 8, 9, \
233a9f52490SStefan Roese 					 10, 11, 12, 13 }
234a9f52490SStefan Roese #define CONFIG_SYS_NAND_ECCSIZE		512
235a9f52490SStefan Roese #define CONFIG_SYS_NAND_ECCBYTES	3
236a9f52490SStefan Roese #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
237a9f52490SStefan Roese 
238a9f52490SStefan Roese #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
239a9f52490SStefan Roese #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
240a9f52490SStefan Roese 
241a9f52490SStefan Roese #define CONFIG_SPL_TEXT_BASE		0x40200800
242*fa2f81b0STom Rini #define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
243*fa2f81b0STom Rini 					 CONFIG_SPL_TEXT_BASE)
244a9f52490SStefan Roese 
245a9f52490SStefan Roese /*
246a9f52490SStefan Roese  * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
247a9f52490SStefan Roese  * older x-loader implementations. And move the BSS area so that it
248a9f52490SStefan Roese  * doesn't overlap with TEXT_BASE.
249a9f52490SStefan Roese  */
250a9f52490SStefan Roese #define CONFIG_SYS_TEXT_BASE		0x80008000
251a9f52490SStefan Roese #define CONFIG_SPL_BSS_START_ADDR	0x80100000
252a9f52490SStefan Roese #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
253a9f52490SStefan Roese 
254a9f52490SStefan Roese #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
255a9f52490SStefan Roese #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
256a9f52490SStefan Roese 
257550e3756STapani Utriainen #endif /* __CONFIG_H */
258