1f9c6fac4SStefano Babic /* 2f9c6fac4SStefano Babic * Copyright (C) 2011 3f9c6fac4SStefano Babic * Stefano Babic, DENX Software Engineering, sbabic@denx.de. 4f9c6fac4SStefano Babic * 5f9c6fac4SStefano Babic * Copyright (C) 2009 TechNexion Ltd. 6f9c6fac4SStefano Babic * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8f9c6fac4SStefano Babic */ 9f9c6fac4SStefano Babic 10f9c6fac4SStefano Babic #ifndef __TAM3517_H 11f9c6fac4SStefano Babic #define __TAM3517_H 12f9c6fac4SStefano Babic 13f9c6fac4SStefano Babic /* 14f9c6fac4SStefano Babic * High Level Configuration Options 15f9c6fac4SStefano Babic */ 16f9c6fac4SStefano Babic #define CONFIG_OMAP /* in a TI OMAP core */ 17308252adSMarek Vasut #define CONFIG_OMAP_GPIO 18806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON 19c6f90e14SNishanth Menon /* Common ARM Erratas */ 20c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_454179 21c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_430973 22c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_621766 23f9c6fac4SStefano Babic 24f9c6fac4SStefano Babic #define CONFIG_SYS_TEXT_BASE 0x80008000 25f9c6fac4SStefano Babic 26f9c6fac4SStefano Babic #define CONFIG_SYS_CACHELINE_SIZE 64 27f9c6fac4SStefano Babic 28f9c6fac4SStefano Babic #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 29f9c6fac4SStefano Babic 30f9c6fac4SStefano Babic #include <asm/arch/cpu.h> /* get chip and board defs */ 31987ec585SNishanth Menon #include <asm/arch/omap.h> 32f9c6fac4SStefano Babic 33f9c6fac4SStefano Babic /* 34f9c6fac4SStefano Babic * Display CPU and Board information 35f9c6fac4SStefano Babic */ 36f9c6fac4SStefano Babic #define CONFIG_DISPLAY_CPUINFO 37f9c6fac4SStefano Babic #define CONFIG_DISPLAY_BOARDINFO 38f9c6fac4SStefano Babic 39f9c6fac4SStefano Babic /* Clock Defines */ 40f9c6fac4SStefano Babic #define V_OSCK 26000000 /* Clock output from T2 */ 41f9c6fac4SStefano Babic #define V_SCLK (V_OSCK >> 1) 42f9c6fac4SStefano Babic 43f9c6fac4SStefano Babic #define CONFIG_MISC_INIT_R 44f9c6fac4SStefano Babic 45f9c6fac4SStefano Babic #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 46f9c6fac4SStefano Babic #define CONFIG_SETUP_MEMORY_TAGS 47f9c6fac4SStefano Babic #define CONFIG_INITRD_TAG 48f9c6fac4SStefano Babic #define CONFIG_REVISION_TAG 49f9c6fac4SStefano Babic 50f9c6fac4SStefano Babic /* 51f9c6fac4SStefano Babic * Size of malloc() pool 52f9c6fac4SStefano Babic */ 53f9c6fac4SStefano Babic #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 54f9c6fac4SStefano Babic #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \ 55f9c6fac4SStefano Babic 2 * 1024 * 1024) 56f9c6fac4SStefano Babic /* 57f9c6fac4SStefano Babic * DDR related 58f9c6fac4SStefano Babic */ 59f9c6fac4SStefano Babic #define CONFIG_OMAP3_MICRON_DDR /* Micron DDR */ 60f9c6fac4SStefano Babic #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 61f9c6fac4SStefano Babic 62f9c6fac4SStefano Babic /* 63f9c6fac4SStefano Babic * Hardware drivers 64f9c6fac4SStefano Babic */ 65f9c6fac4SStefano Babic 66f9c6fac4SStefano Babic /* 67f9c6fac4SStefano Babic * NS16550 Configuration 68f9c6fac4SStefano Babic */ 69f9c6fac4SStefano Babic #define CONFIG_SYS_NS16550_SERIAL 70f9c6fac4SStefano Babic #define CONFIG_SYS_NS16550_REG_SIZE (-4) 71f9c6fac4SStefano Babic #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 72f9c6fac4SStefano Babic 73f9c6fac4SStefano Babic /* 74f9c6fac4SStefano Babic * select serial console configuration 75f9c6fac4SStefano Babic */ 76f9c6fac4SStefano Babic #define CONFIG_CONS_INDEX 1 77f9c6fac4SStefano Babic #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1 78f9c6fac4SStefano Babic #define CONFIG_SERIAL1 /* UART1 */ 79f9c6fac4SStefano Babic 80f9c6fac4SStefano Babic /* allow to overwrite serial and ethaddr */ 81f9c6fac4SStefano Babic #define CONFIG_ENV_OVERWRITE 82f9c6fac4SStefano Babic #define CONFIG_BAUDRATE 115200 83f9c6fac4SStefano Babic #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 84f9c6fac4SStefano Babic 115200} 85f9c6fac4SStefano Babic #define CONFIG_MMC 86f9c6fac4SStefano Babic #define CONFIG_OMAP_HSMMC 87f9c6fac4SStefano Babic #define CONFIG_GENERIC_MMC 88f9c6fac4SStefano Babic #define CONFIG_DOS_PARTITION 89f9c6fac4SStefano Babic 90f9c6fac4SStefano Babic /* EHCI */ 91f9c6fac4SStefano Babic #define CONFIG_OMAP3_GPIO_5 92f9c6fac4SStefano Babic #define CONFIG_USB_EHCI 93f9c6fac4SStefano Babic #define CONFIG_USB_EHCI_OMAP 94f9c6fac4SStefano Babic #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25 95f9c6fac4SStefano Babic #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 96f9c6fac4SStefano Babic #define CONFIG_USB_STORAGE 97f9c6fac4SStefano Babic 98f9c6fac4SStefano Babic /* commands to include */ 99f9c6fac4SStefano Babic #define CONFIG_CMD_NAND /* NAND support */ 1008103c6f0SStefano Babic #define CONFIG_CMD_EEPROM 101f9c6fac4SStefano Babic 102f9c6fac4SStefano Babic #define CONFIG_SYS_NO_FLASH 1036789e84eSHeiko Schocher #define CONFIG_SYS_I2C 1046789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED 400000 1056789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 1066789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX 1078103c6f0SStefano Babic #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */ 1088103c6f0SStefano Babic #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */ 1098103c6f0SStefano Babic #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 110f9c6fac4SStefano Babic 111f9c6fac4SStefano Babic /* 112f9c6fac4SStefano Babic * Board NAND Info. 113f9c6fac4SStefano Babic */ 114f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 115f9c6fac4SStefano Babic /* to access */ 116f9c6fac4SStefano Babic /* nand at CS0 */ 117f9c6fac4SStefano Babic 118f9c6fac4SStefano Babic #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 119f9c6fac4SStefano Babic /* NAND devices */ 120f9c6fac4SStefano Babic 121f9c6fac4SStefano Babic #define CONFIG_AUTO_COMPLETE 122f9c6fac4SStefano Babic 123f9c6fac4SStefano Babic /* 124f9c6fac4SStefano Babic * Miscellaneous configurable options 125f9c6fac4SStefano Babic */ 126f9c6fac4SStefano Babic #define CONFIG_SYS_LONGHELP /* undef to save memory */ 127f9c6fac4SStefano Babic #define CONFIG_CMDLINE_EDITING 128f9c6fac4SStefano Babic #define CONFIG_AUTO_COMPLETE 129f9c6fac4SStefano Babic #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 130f9c6fac4SStefano Babic 131f9c6fac4SStefano Babic /* Print Buffer Size */ 132f9c6fac4SStefano Babic #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 133f9c6fac4SStefano Babic sizeof(CONFIG_SYS_PROMPT) + 16) 134f9c6fac4SStefano Babic #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 135f9c6fac4SStefano Babic /* args */ 136f9c6fac4SStefano Babic /* Boot Argument Buffer Size */ 137f9c6fac4SStefano Babic #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 138f9c6fac4SStefano Babic /* memtest works on */ 139f9c6fac4SStefano Babic #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 140f9c6fac4SStefano Babic #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 141f9c6fac4SStefano Babic 0x01F00000) /* 31MB */ 142f9c6fac4SStefano Babic 143f9c6fac4SStefano Babic #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 144f9c6fac4SStefano Babic /* address */ 145f9c6fac4SStefano Babic 146f9c6fac4SStefano Babic /* 147f9c6fac4SStefano Babic * AM3517 has 12 GP timers, they can be driven by the system clock 148f9c6fac4SStefano Babic * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 149f9c6fac4SStefano Babic * This rate is divided by a local divisor. 150f9c6fac4SStefano Babic */ 151f9c6fac4SStefano Babic #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 152f9c6fac4SStefano Babic #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 153f9c6fac4SStefano Babic 154f9c6fac4SStefano Babic /* 155f9c6fac4SStefano Babic * Physical Memory Map 156f9c6fac4SStefano Babic */ 157f9c6fac4SStefano Babic #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 158f9c6fac4SStefano Babic #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 159f9c6fac4SStefano Babic #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 160f9c6fac4SStefano Babic 161f9c6fac4SStefano Babic /* 162f9c6fac4SStefano Babic * FLASH and environment organization 163f9c6fac4SStefano Babic */ 164f9c6fac4SStefano Babic 165f9c6fac4SStefano Babic /* **** PISMO SUPPORT *** */ 1660970051dSJeroen Hofstee #define CONFIG_NAND 167f9c6fac4SStefano Babic #define CONFIG_NAND_OMAP_GPMC 168f9c6fac4SStefano Babic #define CONFIG_ENV_IS_IN_NAND 169f9c6fac4SStefano Babic #define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */ 170f9c6fac4SStefano Babic 171f9c6fac4SStefano Babic /* Redundant Environment */ 172f9c6fac4SStefano Babic #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 173f9c6fac4SStefano Babic #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 174f9c6fac4SStefano Babic #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 175f9c6fac4SStefano Babic #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 176f9c6fac4SStefano Babic 2 * CONFIG_SYS_ENV_SECT_SIZE) 177f9c6fac4SStefano Babic #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 178f9c6fac4SStefano Babic 179f9c6fac4SStefano Babic #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 180f9c6fac4SStefano Babic #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 181f9c6fac4SStefano Babic #define CONFIG_SYS_INIT_RAM_SIZE 0x800 182f9c6fac4SStefano Babic #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 183f9c6fac4SStefano Babic CONFIG_SYS_INIT_RAM_SIZE - \ 184f9c6fac4SStefano Babic GENERATED_GBL_DATA_SIZE) 185f9c6fac4SStefano Babic 186f9c6fac4SStefano Babic /* 187f9c6fac4SStefano Babic * ethernet support, EMAC 188f9c6fac4SStefano Babic * 189f9c6fac4SStefano Babic */ 190f9c6fac4SStefano Babic #define CONFIG_DRIVER_TI_EMAC 191f9c6fac4SStefano Babic #define CONFIG_DRIVER_TI_EMAC_USE_RMII 192f9c6fac4SStefano Babic #define CONFIG_MII 193f9c6fac4SStefano Babic #define CONFIG_EMAC_MDIO_PHY_NUM 0 194f9c6fac4SStefano Babic #define CONFIG_BOOTP_DNS 195f9c6fac4SStefano Babic #define CONFIG_BOOTP_DNS2 196f9c6fac4SStefano Babic #define CONFIG_BOOTP_SEND_HOSTNAME 197f9c6fac4SStefano Babic #define CONFIG_NET_RETRY_COUNT 10 198f9c6fac4SStefano Babic 199f9c6fac4SStefano Babic /* Defines for SPL */ 20047f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 201d7cb93b2STom Rini #define CONFIG_SPL_BOARD_INIT 202f9c6fac4SStefano Babic #define CONFIG_SPL_CONSOLE 203f9c6fac4SStefano Babic #define CONFIG_SPL_NAND_SIMPLE 2048ad59c9aSJeroen Hofstee #define CONFIG_SPL_NAND_SOFTECC 205f9c6fac4SStefano Babic #define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */ 206f9c6fac4SStefano Babic 207f9c6fac4SStefano Babic #define CONFIG_SPL_LIBCOMMON_SUPPORT 208f9c6fac4SStefano Babic #define CONFIG_SPL_LIBDISK_SUPPORT 209f9c6fac4SStefano Babic #define CONFIG_SPL_I2C_SUPPORT 210*f51c8a99SStefano Babic #define CONFIG_SPL_MMC_SUPPORT 211*f51c8a99SStefano Babic #define CONFIG_SPL_FAT_SUPPORT 212f9c6fac4SStefano Babic #define CONFIG_SPL_LIBGENERIC_SUPPORT 213f9c6fac4SStefano Babic #define CONFIG_SPL_SERIAL_SUPPORT 21416e41c85SMarek Vasut #define CONFIG_SPL_GPIO_SUPPORT 215f9c6fac4SStefano Babic #define CONFIG_SPL_POWER_SUPPORT 216f9c6fac4SStefano Babic #define CONFIG_SPL_NAND_SUPPORT 2176f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 2186f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 2196f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 220f9c6fac4SStefano Babic #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 221f9c6fac4SStefano Babic 222f9c6fac4SStefano Babic #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 223e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 224*f51c8a99SStefano Babic #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 225f9c6fac4SStefano Babic 226f9c6fac4SStefano Babic #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000 227f9c6fac4SStefano Babic #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 228f9c6fac4SStefano Babic #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */ 229f9c6fac4SStefano Babic #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 230f9c6fac4SStefano Babic 231*f51c8a99SStefano Babic #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 232*f51c8a99SStefano Babic #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 233*f51c8a99SStefano Babic #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 234*f51c8a99SStefano Babic 235*f51c8a99SStefano Babic /* FAT */ 236*f51c8a99SStefano Babic #define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage" 237*f51c8a99SStefano Babic #define CONFIG_SPL_FS_LOAD_ARGS_NAME "args" 238*f51c8a99SStefano Babic 239*f51c8a99SStefano Babic /* RAW SD card / eMMC */ 240*f51c8a99SStefano Babic #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x900 /* address 0x120000 */ 241*f51c8a99SStefano Babic #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x80 /* address 0x10000 */ 242*f51c8a99SStefano Babic #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0x80 /* 64KiB */ 243*f51c8a99SStefano Babic 244f9c6fac4SStefano Babic /* NAND boot config */ 24555f1b39fSStefano Babic #define CONFIG_SYS_NAND_BUSWIDTH_16BIT 246f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_PAGE_COUNT 64 247f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_PAGE_SIZE 2048 248f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_OOBSIZE 64 249f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 250f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_5_ADDR_CYCLE 251f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 252f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\ 253f9c6fac4SStefano Babic 48, 49, 50, 51, 52, 53, 54, 55,\ 254f9c6fac4SStefano Babic 56, 57, 58, 59, 60, 61, 62, 63} 255f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_ECCSIZE 256 256f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_ECCBYTES 3 2573f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW 258817aa32bSJeroen Hofstee #define CONFIG_NAND_OMAP_GPMC_PREFETCH 259f9c6fac4SStefano Babic 260f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 261f9c6fac4SStefano Babic 262f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 263f9c6fac4SStefano Babic #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000 264f9c6fac4SStefano Babic 265f9c6fac4SStefano Babic #define CONFIG_CMD_UBI 266f9c6fac4SStefano Babic #define CONFIG_CMD_UBIFS 267f9c6fac4SStefano Babic #define CONFIG_RBTREE 268f9c6fac4SStefano Babic #define CONFIG_LZO 269f9c6fac4SStefano Babic #define CONFIG_MTD_PARTITIONS 270f9c6fac4SStefano Babic #define CONFIG_MTD_DEVICE 271f9c6fac4SStefano Babic #define CONFIG_CMD_MTDPARTS 272f9c6fac4SStefano Babic 273f9c6fac4SStefano Babic /* Setup MTD for NAND on the SOM */ 274f9c6fac4SStefano Babic #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 275f9c6fac4SStefano Babic #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \ 2761fdabeddSStefano Babic "1m(u-boot),256k(env1)," \ 2771fdabeddSStefano Babic "256k(env2),6m(kernel),-(rootfs)" 278f9c6fac4SStefano Babic 279f9c6fac4SStefano Babic #define CONFIG_TAM3517_SETTINGS \ 280f9c6fac4SStefano Babic "netdev=eth0\0" \ 281f9c6fac4SStefano Babic "nandargs=setenv bootargs root=${nandroot} " \ 282f9c6fac4SStefano Babic "rootfstype=${nandrootfstype}\0" \ 283f9c6fac4SStefano Babic "nfsargs=setenv bootargs root=/dev/nfs rw " \ 284f9c6fac4SStefano Babic "nfsroot=${serverip}:${rootpath}\0" \ 285f9c6fac4SStefano Babic "ramargs=setenv bootargs root=/dev/ram rw\0" \ 286f9c6fac4SStefano Babic "addip_sta=setenv bootargs ${bootargs} " \ 287f9c6fac4SStefano Babic "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 288f9c6fac4SStefano Babic ":${hostname}:${netdev}:off panic=1\0" \ 289f9c6fac4SStefano Babic "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \ 290f9c6fac4SStefano Babic "addip=if test -n ${ipdyn};then run addip_dyn;" \ 291f9c6fac4SStefano Babic "else run addip_sta;fi\0" \ 292f9c6fac4SStefano Babic "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 293f9c6fac4SStefano Babic "addtty=setenv bootargs ${bootargs}" \ 294f9c6fac4SStefano Babic " console=ttyO0,${baudrate}\0" \ 295f9c6fac4SStefano Babic "addmisc=setenv bootargs ${bootargs} ${misc}\0" \ 296f9c6fac4SStefano Babic "loadaddr=82000000\0" \ 297f9c6fac4SStefano Babic "kernel_addr_r=82000000\0" \ 29893ea89f0SMarek Vasut "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \ 29993ea89f0SMarek Vasut "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \ 300f9c6fac4SStefano Babic "flash_self=run ramargs addip addtty addmtd addmisc;" \ 301f9c6fac4SStefano Babic "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 302f9c6fac4SStefano Babic "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \ 303f9c6fac4SStefano Babic "bootm ${kernel_addr}\0" \ 304f9c6fac4SStefano Babic "nandboot=run nandargs addip addtty addmtd addmisc;" \ 305f9c6fac4SStefano Babic "nand read ${kernel_addr_r} kernel\0" \ 306f9c6fac4SStefano Babic "bootm ${kernel_addr_r}\0" \ 307f9c6fac4SStefano Babic "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 308f9c6fac4SStefano Babic "run nfsargs addip addtty addmtd addmisc;" \ 309f9c6fac4SStefano Babic "bootm ${kernel_addr_r}\0" \ 310f9c6fac4SStefano Babic "net_self=if run net_self_load;then " \ 311f9c6fac4SStefano Babic "run ramargs addip addtty addmtd addmisc;" \ 312f9c6fac4SStefano Babic "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \ 313f9c6fac4SStefano Babic "else echo Images not loades;fi\0" \ 31493ea89f0SMarek Vasut "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \ 315f9c6fac4SStefano Babic "load=tftp ${loadaddr} ${u-boot}\0" \ 316f9c6fac4SStefano Babic "loadmlo=tftp ${loadaddr} ${mlo}\0" \ 31793ea89f0SMarek Vasut "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \ 318f9c6fac4SStefano Babic "uboot_addr=0x80000\0" \ 319f9c6fac4SStefano Babic "update=nandecc sw;nand erase ${uboot_addr} 100000;" \ 320f9c6fac4SStefano Babic "nand write ${loadaddr} ${uboot_addr} 80000\0" \ 321f9c6fac4SStefano Babic "updatemlo=nandecc hw;nand erase 0 20000;" \ 322f9c6fac4SStefano Babic "nand write ${loadaddr} 0 20000\0" \ 323f9c6fac4SStefano Babic "upd=if run load;then echo Updating u-boot;if run update;" \ 324f9c6fac4SStefano Babic "then echo U-Boot updated;" \ 325f9c6fac4SStefano Babic "else echo Error updating u-boot !;" \ 326f9c6fac4SStefano Babic "echo Board without bootloader !!;" \ 327f9c6fac4SStefano Babic "fi;" \ 328f9c6fac4SStefano Babic "else echo U-Boot not downloaded..exiting;fi\0" \ 329f9c6fac4SStefano Babic 3308103c6f0SStefano Babic /* 3318103c6f0SStefano Babic * this is common code for all TAM3517 boards. 3328103c6f0SStefano Babic * MAC address is stored from manufacturer in 3338103c6f0SStefano Babic * I2C EEPROM 3348103c6f0SStefano Babic */ 3358103c6f0SStefano Babic #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 3368103c6f0SStefano Babic /* 3378103c6f0SStefano Babic * The I2C EEPROM on the TAM3517 contains 3388103c6f0SStefano Babic * mac address and production data 3398103c6f0SStefano Babic */ 3408103c6f0SStefano Babic struct tam3517_module_info { 3418103c6f0SStefano Babic char customer[48]; 3428103c6f0SStefano Babic char product[48]; 3438103c6f0SStefano Babic 3448103c6f0SStefano Babic /* 3458103c6f0SStefano Babic * bit 0~47 : sequence number 3468103c6f0SStefano Babic * bit 48~55 : week of year, from 0. 3478103c6f0SStefano Babic * bit 56~63 : year 3488103c6f0SStefano Babic */ 3498103c6f0SStefano Babic unsigned long long sequence_number; 3508103c6f0SStefano Babic 3518103c6f0SStefano Babic /* 3528103c6f0SStefano Babic * bit 0~7 : revision fixed 3538103c6f0SStefano Babic * bit 8~15 : revision major 3548103c6f0SStefano Babic * bit 16~31 : TNxxx 3558103c6f0SStefano Babic */ 3568103c6f0SStefano Babic unsigned int revision; 3578103c6f0SStefano Babic unsigned char eth_addr[4][8]; 3588103c6f0SStefano Babic unsigned char _rev[100]; 3598103c6f0SStefano Babic }; 3608103c6f0SStefano Babic 36131f5b651SStefano Babic #define TAM3517_READ_EEPROM(info, ret) \ 3628103c6f0SStefano Babic do { \ 3636789e84eSHeiko Schocher i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \ 3648103c6f0SStefano Babic if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \ 36531f5b651SStefano Babic (void *)info, sizeof(*info))) \ 36631f5b651SStefano Babic ret = 1; \ 36731f5b651SStefano Babic else \ 36831f5b651SStefano Babic ret = 0; \ 36931f5b651SStefano Babic } while (0) 37031f5b651SStefano Babic 37131f5b651SStefano Babic #define TAM3517_READ_MAC_FROM_EEPROM(info) \ 37231f5b651SStefano Babic do { \ 37331f5b651SStefano Babic char buf[80], ethname[20]; \ 37431f5b651SStefano Babic int i; \ 3758103c6f0SStefano Babic memset(buf, 0, sizeof(buf)); \ 37631f5b651SStefano Babic for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \ 3778103c6f0SStefano Babic sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \ 37831f5b651SStefano Babic (info)->eth_addr[i][5], \ 37931f5b651SStefano Babic (info)->eth_addr[i][4], \ 38031f5b651SStefano Babic (info)->eth_addr[i][3], \ 38131f5b651SStefano Babic (info)->eth_addr[i][2], \ 38231f5b651SStefano Babic (info)->eth_addr[i][1], \ 38331f5b651SStefano Babic (info)->eth_addr[i][0]); \ 3848103c6f0SStefano Babic \ 3858103c6f0SStefano Babic if (i) \ 3868103c6f0SStefano Babic sprintf(ethname, "eth%daddr", i); \ 3878103c6f0SStefano Babic else \ 388192bc694SBen Whitten strcpy(ethname, "ethaddr"); \ 3898103c6f0SStefano Babic printf("Setting %s from EEPROM with %s\n", ethname, buf);\ 3908103c6f0SStefano Babic setenv(ethname, buf); \ 3918103c6f0SStefano Babic } \ 3928103c6f0SStefano Babic } while (0) 39331f5b651SStefano Babic 39431f5b651SStefano Babic /* The following macros are taken from Technexion's documentation */ 39531f5b651SStefano Babic #define TAM3517_sequence_number(info) \ 39631f5b651SStefano Babic ((info)->sequence_number % 0x1000000000000LL) 39731f5b651SStefano Babic #define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100) 39831f5b651SStefano Babic #define TAM3517_year(info) ((info)->sequence_number >> 56) 39931f5b651SStefano Babic #define TAM3517_revision_fixed(info) ((info)->revision % 0x100) 40031f5b651SStefano Babic #define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100) 40131f5b651SStefano Babic #define TAM3517_revision_tn(info) ((info)->revision >> 16) 40231f5b651SStefano Babic 40331f5b651SStefano Babic #define TAM3517_PRINT_SOM_INFO(info) \ 40431f5b651SStefano Babic do { \ 40531f5b651SStefano Babic printf("Vendor:%s\n", (info)->customer); \ 40631f5b651SStefano Babic printf("SOM: %s\n", (info)->product); \ 40731f5b651SStefano Babic printf("SeqNr: %02llu%02llu%012llu\n", \ 40831f5b651SStefano Babic TAM3517_year(info), \ 40931f5b651SStefano Babic TAM3517_week_of_year(info), \ 41031f5b651SStefano Babic TAM3517_sequence_number(info)); \ 41131f5b651SStefano Babic printf("Rev: TN%u %u.%u\n", \ 41231f5b651SStefano Babic TAM3517_revision_tn(info), \ 41331f5b651SStefano Babic TAM3517_revision_major(info), \ 41431f5b651SStefano Babic TAM3517_revision_fixed(info)); \ 41531f5b651SStefano Babic } while (0) 41631f5b651SStefano Babic 4178103c6f0SStefano Babic #endif 4188103c6f0SStefano Babic 419f9c6fac4SStefano Babic #endif /* __TAM3517_H */ 420