xref: /rk3399_rockchip-uboot/include/configs/t4qds.h (revision ee52b188ca2c631427d197056ab7b71b9e23bde7)
1*ee52b188SYork Sun /*
2*ee52b188SYork Sun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3*ee52b188SYork Sun  *
4*ee52b188SYork Sun  * See file CREDITS for list of people who contributed to this
5*ee52b188SYork Sun  * project.
6*ee52b188SYork Sun  *
7*ee52b188SYork Sun  * This program is free software; you can redistribute it and/or
8*ee52b188SYork Sun  * modify it under the terms of the GNU General Public License as
9*ee52b188SYork Sun  * published by the Free Software Foundation; either version 2 of
10*ee52b188SYork Sun  * the License, or (at your option) any later version.
11*ee52b188SYork Sun  *
12*ee52b188SYork Sun  * This program is distributed in the hope that it will be useful,
13*ee52b188SYork Sun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*ee52b188SYork Sun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15*ee52b188SYork Sun  * GNU General Public License for more details.
16*ee52b188SYork Sun  *
17*ee52b188SYork Sun  * You should have received a copy of the GNU General Public License
18*ee52b188SYork Sun  * along with this program; if not, write to the Free Software
19*ee52b188SYork Sun  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20*ee52b188SYork Sun  * MA 02111-1307 USA
21*ee52b188SYork Sun  */
22*ee52b188SYork Sun 
23*ee52b188SYork Sun /*
24*ee52b188SYork Sun  * Corenet DS style board configuration file
25*ee52b188SYork Sun  */
26*ee52b188SYork Sun #ifndef __CONFIG_H
27*ee52b188SYork Sun #define __CONFIG_H
28*ee52b188SYork Sun 
29*ee52b188SYork Sun #ifdef CONFIG_RAMBOOT_PBL
30*ee52b188SYork Sun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
31*ee52b188SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
32*ee52b188SYork Sun #endif
33*ee52b188SYork Sun 
34*ee52b188SYork Sun #define CONFIG_CMD_REGINFO
35*ee52b188SYork Sun 
36*ee52b188SYork Sun /* High Level Configuration Options */
37*ee52b188SYork Sun #define CONFIG_BOOKE
38*ee52b188SYork Sun #define CONFIG_E6500
39*ee52b188SYork Sun #define CONFIG_E500			/* BOOKE e500 family */
40*ee52b188SYork Sun #define CONFIG_E500MC			/* BOOKE e500mc family */
41*ee52b188SYork Sun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
42*ee52b188SYork Sun #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
43*ee52b188SYork Sun #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
44*ee52b188SYork Sun #define CONFIG_MP			/* support multiple processors */
45*ee52b188SYork Sun 
46*ee52b188SYork Sun #ifndef CONFIG_SYS_TEXT_BASE
47*ee52b188SYork Sun #define CONFIG_SYS_TEXT_BASE	0xeff80000
48*ee52b188SYork Sun #endif
49*ee52b188SYork Sun 
50*ee52b188SYork Sun #ifndef CONFIG_RESET_VECTOR_ADDRESS
51*ee52b188SYork Sun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
52*ee52b188SYork Sun #endif
53*ee52b188SYork Sun 
54*ee52b188SYork Sun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
55*ee52b188SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
56*ee52b188SYork Sun #define CONFIG_FSL_IFC			/* Enable IFC Support */
57*ee52b188SYork Sun #define CONFIG_PCI			/* Enable PCI/PCIE */
58*ee52b188SYork Sun #define CONFIG_PCIE1			/* PCIE controler 1 */
59*ee52b188SYork Sun #define CONFIG_PCIE2			/* PCIE controler 2 */
60*ee52b188SYork Sun #define CONFIG_PCIE3			/* PCIE controler 3 */
61*ee52b188SYork Sun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
62*ee52b188SYork Sun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
63*ee52b188SYork Sun 
64*ee52b188SYork Sun #define CONFIG_SYS_SRIO
65*ee52b188SYork Sun #define CONFIG_SRIO1			/* SRIO port 1 */
66*ee52b188SYork Sun #define CONFIG_SRIO2			/* SRIO port 2 */
67*ee52b188SYork Sun 
68*ee52b188SYork Sun #define CONFIG_FSL_LAW			/* Use common FSL init code */
69*ee52b188SYork Sun 
70*ee52b188SYork Sun #define CONFIG_ENV_OVERWRITE
71*ee52b188SYork Sun 
72*ee52b188SYork Sun #ifdef CONFIG_SYS_NO_FLASH
73*ee52b188SYork Sun #define CONFIG_ENV_IS_NOWHERE
74*ee52b188SYork Sun #else
75*ee52b188SYork Sun #define CONFIG_FLASH_CFI_DRIVER
76*ee52b188SYork Sun #define CONFIG_SYS_FLASH_CFI
77*ee52b188SYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
78*ee52b188SYork Sun #endif
79*ee52b188SYork Sun 
80*ee52b188SYork Sun #ifndef CONFIG_SYS_NO_FLASH
81*ee52b188SYork Sun #if defined(CONFIG_SPIFLASH)
82*ee52b188SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
83*ee52b188SYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH
84*ee52b188SYork Sun #define CONFIG_ENV_SPI_BUS              0
85*ee52b188SYork Sun #define CONFIG_ENV_SPI_CS               0
86*ee52b188SYork Sun #define CONFIG_ENV_SPI_MAX_HZ           10000000
87*ee52b188SYork Sun #define CONFIG_ENV_SPI_MODE             0
88*ee52b188SYork Sun #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
89*ee52b188SYork Sun #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
90*ee52b188SYork Sun #define CONFIG_ENV_SECT_SIZE            0x10000
91*ee52b188SYork Sun #elif defined(CONFIG_SDCARD)
92*ee52b188SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
93*ee52b188SYork Sun #define CONFIG_ENV_IS_IN_MMC
94*ee52b188SYork Sun #define CONFIG_SYS_MMC_ENV_DEV          0
95*ee52b188SYork Sun #define CONFIG_ENV_SIZE			0x2000
96*ee52b188SYork Sun #define CONFIG_ENV_OFFSET		(512 * 1097)
97*ee52b188SYork Sun #elif defined(CONFIG_NAND)
98*ee52b188SYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC
99*ee52b188SYork Sun #define CONFIG_ENV_IS_IN_NAND
100*ee52b188SYork Sun #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
101*ee52b188SYork Sun #define CONFIG_ENV_OFFSET		(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
102*ee52b188SYork Sun #else
103*ee52b188SYork Sun #define CONFIG_ENV_IS_IN_FLASH
104*ee52b188SYork Sun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
105*ee52b188SYork Sun #define CONFIG_ENV_SIZE		0x2000
106*ee52b188SYork Sun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
107*ee52b188SYork Sun #endif
108*ee52b188SYork Sun #else /* CONFIG_SYS_NO_FLASH */
109*ee52b188SYork Sun #define CONFIG_ENV_SIZE                0x2000
110*ee52b188SYork Sun #define CONFIG_ENV_SECT_SIZE   0x20000 /* 128K (one sector) */
111*ee52b188SYork Sun #endif
112*ee52b188SYork Sun 
113*ee52b188SYork Sun 
114*ee52b188SYork Sun 
115*ee52b188SYork Sun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
116*ee52b188SYork Sun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
117*ee52b188SYork Sun 
118*ee52b188SYork Sun #ifndef __ASSEMBLY__
119*ee52b188SYork Sun unsigned long get_board_sys_clk(void);
120*ee52b188SYork Sun unsigned long get_board_ddr_clk(void);
121*ee52b188SYork Sun #endif
122*ee52b188SYork Sun 
123*ee52b188SYork Sun /*
124*ee52b188SYork Sun  * These can be toggled for performance analysis, otherwise use default.
125*ee52b188SYork Sun  */
126*ee52b188SYork Sun #define CONFIG_SYS_CACHE_STASHING
127*ee52b188SYork Sun #define CONFIG_BTB			/* toggle branch predition */
128*ee52b188SYork Sun #define	CONFIG_DDR_ECC
129*ee52b188SYork Sun #ifdef CONFIG_DDR_ECC
130*ee52b188SYork Sun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
131*ee52b188SYork Sun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
132*ee52b188SYork Sun #endif
133*ee52b188SYork Sun 
134*ee52b188SYork Sun #define CONFIG_ENABLE_36BIT_PHYS
135*ee52b188SYork Sun 
136*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
137*ee52b188SYork Sun #define CONFIG_ADDR_MAP
138*ee52b188SYork Sun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
139*ee52b188SYork Sun #endif
140*ee52b188SYork Sun 
141*ee52b188SYork Sun #if 0
142*ee52b188SYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
143*ee52b188SYork Sun #endif
144*ee52b188SYork Sun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
145*ee52b188SYork Sun #define CONFIG_SYS_MEMTEST_END		0x00400000
146*ee52b188SYork Sun #define CONFIG_SYS_ALT_MEMTEST
147*ee52b188SYork Sun #define CONFIG_PANIC_HANG	/* do not reset board on panic */
148*ee52b188SYork Sun 
149*ee52b188SYork Sun /*
150*ee52b188SYork Sun  *  Config the L3 Cache as L3 SRAM
151*ee52b188SYork Sun  */
152*ee52b188SYork Sun #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
153*ee52b188SYork Sun 
154*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
155*ee52b188SYork Sun #define CONFIG_SYS_DCSRBAR		0xf0000000
156*ee52b188SYork Sun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
157*ee52b188SYork Sun #endif
158*ee52b188SYork Sun 
159*ee52b188SYork Sun /* EEPROM */
160*ee52b188SYork Sun #define CONFIG_ID_EEPROM
161*ee52b188SYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID
162*ee52b188SYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM	0
163*ee52b188SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
164*ee52b188SYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
165*ee52b188SYork Sun 
166*ee52b188SYork Sun /*
167*ee52b188SYork Sun  * DDR Setup
168*ee52b188SYork Sun  */
169*ee52b188SYork Sun #define CONFIG_VERY_BIG_RAM
170*ee52b188SYork Sun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
171*ee52b188SYork Sun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
172*ee52b188SYork Sun 
173*ee52b188SYork Sun /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
174*ee52b188SYork Sun #define CONFIG_DIMM_SLOTS_PER_CTLR	2
175*ee52b188SYork Sun #define CONFIG_CHIP_SELECTS_PER_CTRL	4
176*ee52b188SYork Sun #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
177*ee52b188SYork Sun 
178*ee52b188SYork Sun #define CONFIG_DDR_SPD
179*ee52b188SYork Sun #define CONFIG_FSL_DDR3
180*ee52b188SYork Sun 
181*ee52b188SYork Sun #define CONFIG_SYS_SPD_BUS_NUM	0
182*ee52b188SYork Sun #define SPD_EEPROM_ADDRESS1	0x51
183*ee52b188SYork Sun #define SPD_EEPROM_ADDRESS2	0x52
184*ee52b188SYork Sun #define SPD_EEPROM_ADDRESS3	0x53
185*ee52b188SYork Sun #define SPD_EEPROM_ADDRESS4	0x54
186*ee52b188SYork Sun #define SPD_EEPROM_ADDRESS5	0x55
187*ee52b188SYork Sun #define SPD_EEPROM_ADDRESS6	0x56
188*ee52b188SYork Sun #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
189*ee52b188SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
190*ee52b188SYork Sun 
191*ee52b188SYork Sun /*
192*ee52b188SYork Sun  * IFC Definitions
193*ee52b188SYork Sun  */
194*ee52b188SYork Sun #define CONFIG_SYS_FLASH_BASE	0xe0000000
195*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
196*ee52b188SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
197*ee52b188SYork Sun #else
198*ee52b188SYork Sun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
199*ee52b188SYork Sun #endif
200*ee52b188SYork Sun 
201*ee52b188SYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
202*ee52b188SYork Sun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
203*ee52b188SYork Sun 				+ 0x8000000) | \
204*ee52b188SYork Sun 				CSPR_PORT_SIZE_16 | \
205*ee52b188SYork Sun 				CSPR_MSEL_NOR | \
206*ee52b188SYork Sun 				CSPR_V)
207*ee52b188SYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
208*ee52b188SYork Sun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
209*ee52b188SYork Sun 				CSPR_PORT_SIZE_16 | \
210*ee52b188SYork Sun 				CSPR_MSEL_NOR | \
211*ee52b188SYork Sun 				CSPR_V)
212*ee52b188SYork Sun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
213*ee52b188SYork Sun /* NOR Flash Timing Params */
214*ee52b188SYork Sun #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
215*ee52b188SYork Sun 
216*ee52b188SYork Sun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) | \
217*ee52b188SYork Sun 				FTIM0_NOR_TEADC(0x01) | \
218*ee52b188SYork Sun 				FTIM0_NOR_TEAHC(0x20))
219*ee52b188SYork Sun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
220*ee52b188SYork Sun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
221*ee52b188SYork Sun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
222*ee52b188SYork Sun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x01) | \
223*ee52b188SYork Sun 				FTIM2_NOR_TCH(0x0E) | \
224*ee52b188SYork Sun 				FTIM2_NOR_TWPH(0x0E) | \
225*ee52b188SYork Sun 				FTIM2_NOR_TWP(0x1c))
226*ee52b188SYork Sun #define CONFIG_SYS_NOR_FTIM3	0x0
227*ee52b188SYork Sun 
228*ee52b188SYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST
229*ee52b188SYork Sun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
230*ee52b188SYork Sun 
231*ee52b188SYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
232*ee52b188SYork Sun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
233*ee52b188SYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
234*ee52b188SYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
235*ee52b188SYork Sun 
236*ee52b188SYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO
237*ee52b188SYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
238*ee52b188SYork Sun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
239*ee52b188SYork Sun 
240*ee52b188SYork Sun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
241*ee52b188SYork Sun #define QIXIS_BASE			0xffdf0000
242*ee52b188SYork Sun #define QIXIS_LBMAP_SWITCH		6
243*ee52b188SYork Sun #define QIXIS_LBMAP_MASK		0x0f
244*ee52b188SYork Sun #define QIXIS_LBMAP_SHIFT		0
245*ee52b188SYork Sun #define QIXIS_LBMAP_DFLTBANK		0x00
246*ee52b188SYork Sun #define QIXIS_LBMAP_ALTBANK		0x04
247*ee52b188SYork Sun #define QIXIS_RST_CTL_RESET		0x83
248*ee52b188SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
249*ee52b188SYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
250*ee52b188SYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
251*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
252*ee52b188SYork Sun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
253*ee52b188SYork Sun #else
254*ee52b188SYork Sun #define QIXIS_BASE_PHYS		QIXIS_BASE
255*ee52b188SYork Sun #endif
256*ee52b188SYork Sun 
257*ee52b188SYork Sun #define CONFIG_SYS_CSPR3_EXT	(0xf)
258*ee52b188SYork Sun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
259*ee52b188SYork Sun 				| CSPR_PORT_SIZE_8 \
260*ee52b188SYork Sun 				| CSPR_MSEL_GPCM \
261*ee52b188SYork Sun 				| CSPR_V)
262*ee52b188SYork Sun #define CONFIG_SYS_AMASK3	IFC_AMASK(64*1024)
263*ee52b188SYork Sun #define CONFIG_SYS_CSOR3	0x0
264*ee52b188SYork Sun /* QIXIS Timing parameters for IFC CS3 */
265*ee52b188SYork Sun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
266*ee52b188SYork Sun 					FTIM0_GPCM_TEADC(0x0e) | \
267*ee52b188SYork Sun 					FTIM0_GPCM_TEAHC(0x0e))
268*ee52b188SYork Sun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
269*ee52b188SYork Sun 					FTIM1_GPCM_TRAD(0x3f))
270*ee52b188SYork Sun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
271*ee52b188SYork Sun 					FTIM2_GPCM_TCH(0x0) | \
272*ee52b188SYork Sun 					FTIM2_GPCM_TWP(0x1f))
273*ee52b188SYork Sun #define CONFIG_SYS_CS3_FTIM3		0x0
274*ee52b188SYork Sun 
275*ee52b188SYork Sun /* NAND Flash on IFC */
276*ee52b188SYork Sun #define CONFIG_NAND_FSL_IFC
277*ee52b188SYork Sun #define CONFIG_SYS_NAND_BASE		0xff800000
278*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
279*ee52b188SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
280*ee52b188SYork Sun #else
281*ee52b188SYork Sun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
282*ee52b188SYork Sun #endif
283*ee52b188SYork Sun 
284*ee52b188SYork Sun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
285*ee52b188SYork Sun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
286*ee52b188SYork Sun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
287*ee52b188SYork Sun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
288*ee52b188SYork Sun 				| CSPR_V)
289*ee52b188SYork Sun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
290*ee52b188SYork Sun 
291*ee52b188SYork Sun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
292*ee52b188SYork Sun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
293*ee52b188SYork Sun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
294*ee52b188SYork Sun 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
295*ee52b188SYork Sun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
296*ee52b188SYork Sun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
297*ee52b188SYork Sun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
298*ee52b188SYork Sun 
299*ee52b188SYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION
300*ee52b188SYork Sun 
301*ee52b188SYork Sun /* ONFI NAND Flash mode0 Timing Params */
302*ee52b188SYork Sun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
303*ee52b188SYork Sun 					FTIM0_NAND_TWP(0x18)   | \
304*ee52b188SYork Sun 					FTIM0_NAND_TWCHT(0x07) | \
305*ee52b188SYork Sun 					FTIM0_NAND_TWH(0x0a))
306*ee52b188SYork Sun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
307*ee52b188SYork Sun 					FTIM1_NAND_TWBE(0x39)  | \
308*ee52b188SYork Sun 					FTIM1_NAND_TRR(0x0e)   | \
309*ee52b188SYork Sun 					FTIM1_NAND_TRP(0x18))
310*ee52b188SYork Sun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
311*ee52b188SYork Sun 					FTIM2_NAND_TREH(0x0a) | \
312*ee52b188SYork Sun 					FTIM2_NAND_TWHRE(0x1e))
313*ee52b188SYork Sun #define CONFIG_SYS_NAND_FTIM3		0x0
314*ee52b188SYork Sun 
315*ee52b188SYork Sun #define CONFIG_SYS_NAND_DDR_LAW		11
316*ee52b188SYork Sun 
317*ee52b188SYork Sun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
318*ee52b188SYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE	1
319*ee52b188SYork Sun #define CONFIG_MTD_NAND_VERIFY_WRITE
320*ee52b188SYork Sun #define CONFIG_CMD_NAND
321*ee52b188SYork Sun 
322*ee52b188SYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
323*ee52b188SYork Sun 
324*ee52b188SYork Sun #if defined(CONFIG_NAND)
325*ee52b188SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
326*ee52b188SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
327*ee52b188SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
328*ee52b188SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
329*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
330*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
331*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
332*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
333*ee52b188SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
334*ee52b188SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
335*ee52b188SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
336*ee52b188SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
337*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
338*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
339*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
340*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
341*ee52b188SYork Sun #else
342*ee52b188SYork Sun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
343*ee52b188SYork Sun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
344*ee52b188SYork Sun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
345*ee52b188SYork Sun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
346*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
347*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
348*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
349*ee52b188SYork Sun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
350*ee52b188SYork Sun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
351*ee52b188SYork Sun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
352*ee52b188SYork Sun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
353*ee52b188SYork Sun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
354*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
355*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
356*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
357*ee52b188SYork Sun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
358*ee52b188SYork Sun #endif
359*ee52b188SYork Sun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
360*ee52b188SYork Sun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
361*ee52b188SYork Sun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
362*ee52b188SYork Sun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
363*ee52b188SYork Sun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
364*ee52b188SYork Sun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
365*ee52b188SYork Sun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
366*ee52b188SYork Sun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
367*ee52b188SYork Sun 
368*ee52b188SYork Sun #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
369*ee52b188SYork Sun 
370*ee52b188SYork Sun #if defined(CONFIG_RAMBOOT_PBL)
371*ee52b188SYork Sun #define CONFIG_SYS_RAMBOOT
372*ee52b188SYork Sun #endif
373*ee52b188SYork Sun 
374*ee52b188SYork Sun #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
375*ee52b188SYork Sun #define CONFIG_MISC_INIT_R
376*ee52b188SYork Sun 
377*ee52b188SYork Sun #define CONFIG_HWCONFIG
378*ee52b188SYork Sun 
379*ee52b188SYork Sun /* define to use L1 as initial stack */
380*ee52b188SYork Sun #define CONFIG_L1_INIT_RAM
381*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_LOCK
382*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
383*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
384*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
385*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
386*ee52b188SYork Sun /* The assembler doesn't like typecast */
387*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
388*ee52b188SYork Sun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
389*ee52b188SYork Sun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
390*ee52b188SYork Sun #else
391*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe0ec000 /* Initial L1 address */
392*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
393*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
394*ee52b188SYork Sun #endif
395*ee52b188SYork Sun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
396*ee52b188SYork Sun 
397*ee52b188SYork Sun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
398*ee52b188SYork Sun 					GENERATED_GBL_DATA_SIZE)
399*ee52b188SYork Sun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
400*ee52b188SYork Sun 
401*ee52b188SYork Sun #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
402*ee52b188SYork Sun #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
403*ee52b188SYork Sun 
404*ee52b188SYork Sun /* Serial Port - controlled on board with jumper J8
405*ee52b188SYork Sun  * open - index 2
406*ee52b188SYork Sun  * shorted - index 1
407*ee52b188SYork Sun  */
408*ee52b188SYork Sun #define CONFIG_CONS_INDEX	1
409*ee52b188SYork Sun #define CONFIG_SYS_NS16550
410*ee52b188SYork Sun #define CONFIG_SYS_NS16550_SERIAL
411*ee52b188SYork Sun #define CONFIG_SYS_NS16550_REG_SIZE	1
412*ee52b188SYork Sun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
413*ee52b188SYork Sun 
414*ee52b188SYork Sun #define CONFIG_SYS_BAUDRATE_TABLE	\
415*ee52b188SYork Sun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
416*ee52b188SYork Sun 
417*ee52b188SYork Sun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
418*ee52b188SYork Sun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
419*ee52b188SYork Sun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
420*ee52b188SYork Sun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
421*ee52b188SYork Sun 
422*ee52b188SYork Sun /* Use the HUSH parser */
423*ee52b188SYork Sun #define CONFIG_SYS_HUSH_PARSER
424*ee52b188SYork Sun #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
425*ee52b188SYork Sun 
426*ee52b188SYork Sun /* pass open firmware flat tree */
427*ee52b188SYork Sun #define CONFIG_OF_LIBFDT
428*ee52b188SYork Sun #define CONFIG_OF_BOARD_SETUP
429*ee52b188SYork Sun #define CONFIG_OF_STDOUT_VIA_ALIAS
430*ee52b188SYork Sun 
431*ee52b188SYork Sun /* new uImage format support */
432*ee52b188SYork Sun #define CONFIG_FIT
433*ee52b188SYork Sun #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
434*ee52b188SYork Sun 
435*ee52b188SYork Sun /* I2C */
436*ee52b188SYork Sun #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
437*ee52b188SYork Sun #define CONFIG_HARD_I2C		/* I2C with hardware support */
438*ee52b188SYork Sun #define CONFIG_I2C_MULTI_BUS
439*ee52b188SYork Sun #define CONFIG_I2C_CMD_TREE
440*ee52b188SYork Sun #define CONFIG_SYS_I2C_SPEED		100000	/* I2C speed */
441*ee52b188SYork Sun #define CONFIG_SYS_I2C_SLAVE		0x7F
442*ee52b188SYork Sun #define CONFIG_SYS_I2C_OFFSET		0x118000
443*ee52b188SYork Sun #define CONFIG_SYS_I2C2_OFFSET		0x118100
444*ee52b188SYork Sun #define I2C_MUX_PCA_ADDR_PRI		0x77 /* I2C bus multiplexer,primary */
445*ee52b188SYork Sun #define I2C_MUX_PCA_ADDR_SEC		0x76 /* I2C bus multiplexer,secondary */
446*ee52b188SYork Sun 
447*ee52b188SYork Sun /* VSC Crossbar switches */
448*ee52b188SYork Sun #define CONFIG_VSC_CROSSBAR
449*ee52b188SYork Sun #define I2C_MUX_CH_DEFAULT	0x8
450*ee52b188SYork Sun #define I2C_MUX_CH_VSC3316_FS	0xc
451*ee52b188SYork Sun #define I2C_MUX_CH_VSC3316_BS	0xd
452*ee52b188SYork Sun #define VSC3316_FSM_TX_ADDR	0x70
453*ee52b188SYork Sun #define VSC3316_FSM_RX_ADDR	0x71
454*ee52b188SYork Sun 
455*ee52b188SYork Sun /*
456*ee52b188SYork Sun  * RapidIO
457*ee52b188SYork Sun  */
458*ee52b188SYork Sun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
459*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
460*ee52b188SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
461*ee52b188SYork Sun #else
462*ee52b188SYork Sun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
463*ee52b188SYork Sun #endif
464*ee52b188SYork Sun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
465*ee52b188SYork Sun 
466*ee52b188SYork Sun #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
467*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
468*ee52b188SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
469*ee52b188SYork Sun #else
470*ee52b188SYork Sun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
471*ee52b188SYork Sun #endif
472*ee52b188SYork Sun #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
473*ee52b188SYork Sun 
474*ee52b188SYork Sun /*
475*ee52b188SYork Sun  * for slave u-boot IMAGE instored in master memory space,
476*ee52b188SYork Sun  * PHYS must be aligned based on the SIZE
477*ee52b188SYork Sun  */
478*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
479*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
480*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000	/* 512K */
481*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
482*ee52b188SYork Sun /*
483*ee52b188SYork Sun  * for slave UCODE and ENV instored in master memory space,
484*ee52b188SYork Sun  * PHYS must be aligned based on the SIZE
485*ee52b188SYork Sun  */
486*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
487*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
488*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
489*ee52b188SYork Sun 
490*ee52b188SYork Sun /* slave core release by master*/
491*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
492*ee52b188SYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
493*ee52b188SYork Sun 
494*ee52b188SYork Sun /*
495*ee52b188SYork Sun  * SRIO_PCIE_BOOT - SLAVE
496*ee52b188SYork Sun  */
497*ee52b188SYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
498*ee52b188SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
499*ee52b188SYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
500*ee52b188SYork Sun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
501*ee52b188SYork Sun #endif
502*ee52b188SYork Sun /*
503*ee52b188SYork Sun  * eSPI - Enhanced SPI
504*ee52b188SYork Sun  */
505*ee52b188SYork Sun #define CONFIG_FSL_ESPI
506*ee52b188SYork Sun #define CONFIG_SPI_FLASH
507*ee52b188SYork Sun #define CONFIG_SPI_FLASH_SPANSION
508*ee52b188SYork Sun #define CONFIG_CMD_SF
509*ee52b188SYork Sun #define CONFIG_SF_DEFAULT_SPEED         10000000
510*ee52b188SYork Sun #define CONFIG_SF_DEFAULT_MODE          0
511*ee52b188SYork Sun 
512*ee52b188SYork Sun /*
513*ee52b188SYork Sun  * General PCI
514*ee52b188SYork Sun  * Memory space is mapped 1-1, but I/O space must start from 0.
515*ee52b188SYork Sun  */
516*ee52b188SYork Sun 
517*ee52b188SYork Sun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
518*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
519*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
520*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
521*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
522*ee52b188SYork Sun #else
523*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
524*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
525*ee52b188SYork Sun #endif
526*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
527*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
528*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
529*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
530*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
531*ee52b188SYork Sun #else
532*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
533*ee52b188SYork Sun #endif
534*ee52b188SYork Sun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
535*ee52b188SYork Sun 
536*ee52b188SYork Sun /* controller 2, Slot 2, tgtid 2, Base address 201000 */
537*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
538*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
539*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
540*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
541*ee52b188SYork Sun #else
542*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
543*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
544*ee52b188SYork Sun #endif
545*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
546*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
547*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
548*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
549*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
550*ee52b188SYork Sun #else
551*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
552*ee52b188SYork Sun #endif
553*ee52b188SYork Sun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
554*ee52b188SYork Sun 
555*ee52b188SYork Sun /* controller 3, Slot 1, tgtid 1, Base address 202000 */
556*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
557*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
558*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
559*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
560*ee52b188SYork Sun #else
561*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
562*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
563*ee52b188SYork Sun #endif
564*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
565*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
566*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
567*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
568*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
569*ee52b188SYork Sun #else
570*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
571*ee52b188SYork Sun #endif
572*ee52b188SYork Sun #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
573*ee52b188SYork Sun 
574*ee52b188SYork Sun /* controller 4, Base address 203000 */
575*ee52b188SYork Sun #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
576*ee52b188SYork Sun #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
577*ee52b188SYork Sun #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
578*ee52b188SYork Sun #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
579*ee52b188SYork Sun #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
580*ee52b188SYork Sun #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
581*ee52b188SYork Sun 
582*ee52b188SYork Sun /* Qman/Bman */
583*ee52b188SYork Sun #ifndef CONFIG_NOBQFMAN
584*ee52b188SYork Sun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
585*ee52b188SYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS	50
586*ee52b188SYork Sun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
587*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
588*ee52b188SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
589*ee52b188SYork Sun #else
590*ee52b188SYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
591*ee52b188SYork Sun #endif
592*ee52b188SYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
593*ee52b188SYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS	50
594*ee52b188SYork Sun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
595*ee52b188SYork Sun #ifdef CONFIG_PHYS_64BIT
596*ee52b188SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
597*ee52b188SYork Sun #else
598*ee52b188SYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
599*ee52b188SYork Sun #endif
600*ee52b188SYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
601*ee52b188SYork Sun 
602*ee52b188SYork Sun #define CONFIG_SYS_DPAA_FMAN
603*ee52b188SYork Sun #define CONFIG_SYS_DPAA_PME
604*ee52b188SYork Sun #define CONFIG_SYS_PMAN
605*ee52b188SYork Sun #define CONFIG_SYS_DPAA_DCE
606*ee52b188SYork Sun #define CONFIG_SYS_INTERLAKEN
607*ee52b188SYork Sun 
608*ee52b188SYork Sun /* Default address of microcode for the Linux Fman driver */
609*ee52b188SYork Sun #if defined(CONFIG_SPIFLASH)
610*ee52b188SYork Sun /*
611*ee52b188SYork Sun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
612*ee52b188SYork Sun  * env, so we got 0x110000.
613*ee52b188SYork Sun  */
614*ee52b188SYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
615*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR	0x110000
616*ee52b188SYork Sun #elif defined(CONFIG_SDCARD)
617*ee52b188SYork Sun /*
618*ee52b188SYork Sun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
619*ee52b188SYork Sun  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
620*ee52b188SYork Sun  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
621*ee52b188SYork Sun  */
622*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
623*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR	(512 * 1130)
624*ee52b188SYork Sun #elif defined(CONFIG_NAND)
625*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
626*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR	(6 * CONFIG_SYS_NAND_BLOCK_SIZE)
627*ee52b188SYork Sun #else
628*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
629*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR		0xEFF40000
630*ee52b188SYork Sun #endif
631*ee52b188SYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
632*ee52b188SYork Sun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
633*ee52b188SYork Sun #endif /* CONFIG_NOBQFMAN */
634*ee52b188SYork Sun 
635*ee52b188SYork Sun #ifdef CONFIG_SYS_DPAA_FMAN
636*ee52b188SYork Sun #define CONFIG_FMAN_ENET
637*ee52b188SYork Sun #define CONFIG_PHYLIB_10G
638*ee52b188SYork Sun #define CONFIG_PHY_VITESSE
639*ee52b188SYork Sun #define CONFIG_PHY_TERANETICS
640*ee52b188SYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
641*ee52b188SYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
642*ee52b188SYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
643*ee52b188SYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
644*ee52b188SYork Sun #define XFI_CARD_PORT1_PHY_ADDR	0x1 /* tmp, FIXME below addr */
645*ee52b188SYork Sun #define XFI_CARD_PORT2_PHY_ADDR	0x2
646*ee52b188SYork Sun #define XFI_CARD_PORT3_PHY_ADDR	0x3
647*ee52b188SYork Sun #define XFI_CARD_PORT4_PHY_ADDR	0x4
648*ee52b188SYork Sun #define QSGMII_CARD_PHY_ADDR	0x5
649*ee52b188SYork Sun #define FM1_10GEC1_PHY_ADDR	0x6
650*ee52b188SYork Sun #define FM1_10GEC2_PHY_ADDR	0x7
651*ee52b188SYork Sun #define FM2_10GEC1_PHY_ADDR	0x8
652*ee52b188SYork Sun #define FM2_10GEC2_PHY_ADDR	0x9
653*ee52b188SYork Sun #endif
654*ee52b188SYork Sun 
655*ee52b188SYork Sun #ifdef CONFIG_PCI
656*ee52b188SYork Sun #define CONFIG_NET_MULTI
657*ee52b188SYork Sun #define CONFIG_PCI_PNP			/* do pci plug-and-play */
658*ee52b188SYork Sun #define CONFIG_E1000
659*ee52b188SYork Sun 
660*ee52b188SYork Sun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
661*ee52b188SYork Sun #define CONFIG_DOS_PARTITION
662*ee52b188SYork Sun #endif	/* CONFIG_PCI */
663*ee52b188SYork Sun 
664*ee52b188SYork Sun /* SATA */
665*ee52b188SYork Sun #ifdef CONFIG_FSL_SATA_V2
666*ee52b188SYork Sun #define CONFIG_LIBATA
667*ee52b188SYork Sun #define CONFIG_FSL_SATA
668*ee52b188SYork Sun 
669*ee52b188SYork Sun #define CONFIG_SYS_SATA_MAX_DEVICE	2
670*ee52b188SYork Sun #define CONFIG_SATA1
671*ee52b188SYork Sun #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
672*ee52b188SYork Sun #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
673*ee52b188SYork Sun #define CONFIG_SATA2
674*ee52b188SYork Sun #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
675*ee52b188SYork Sun #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
676*ee52b188SYork Sun 
677*ee52b188SYork Sun #define CONFIG_LBA48
678*ee52b188SYork Sun #define CONFIG_CMD_SATA
679*ee52b188SYork Sun #define CONFIG_DOS_PARTITION
680*ee52b188SYork Sun #define CONFIG_CMD_EXT2
681*ee52b188SYork Sun #endif
682*ee52b188SYork Sun 
683*ee52b188SYork Sun #ifdef CONFIG_FMAN_ENET
684*ee52b188SYork Sun #define CONFIG_MII		/* MII PHY management */
685*ee52b188SYork Sun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
686*ee52b188SYork Sun #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
687*ee52b188SYork Sun #endif
688*ee52b188SYork Sun 
689*ee52b188SYork Sun /*
690*ee52b188SYork Sun  * Environment
691*ee52b188SYork Sun  */
692*ee52b188SYork Sun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
693*ee52b188SYork Sun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
694*ee52b188SYork Sun 
695*ee52b188SYork Sun /*
696*ee52b188SYork Sun  * Command line configuration.
697*ee52b188SYork Sun  */
698*ee52b188SYork Sun #include <config_cmd_default.h>
699*ee52b188SYork Sun 
700*ee52b188SYork Sun #define CONFIG_CMD_DHCP
701*ee52b188SYork Sun #define CONFIG_CMD_ELF
702*ee52b188SYork Sun #define CONFIG_CMD_ERRATA
703*ee52b188SYork Sun #define CONFIG_CMD_GREPENV
704*ee52b188SYork Sun #define CONFIG_CMD_IRQ
705*ee52b188SYork Sun #define CONFIG_CMD_I2C
706*ee52b188SYork Sun #define CONFIG_CMD_MII
707*ee52b188SYork Sun #define CONFIG_CMD_PING
708*ee52b188SYork Sun #define CONFIG_CMD_SETEXPR
709*ee52b188SYork Sun 
710*ee52b188SYork Sun #ifdef CONFIG_PCI
711*ee52b188SYork Sun #define CONFIG_CMD_PCI
712*ee52b188SYork Sun #define CONFIG_CMD_NET
713*ee52b188SYork Sun #endif
714*ee52b188SYork Sun 
715*ee52b188SYork Sun /*
716*ee52b188SYork Sun * USB
717*ee52b188SYork Sun */
718*ee52b188SYork Sun #define CONFIG_CMD_USB
719*ee52b188SYork Sun #define CONFIG_USB_STORAGE
720*ee52b188SYork Sun #define CONFIG_USB_EHCI
721*ee52b188SYork Sun #define CONFIG_USB_EHCI_FSL
722*ee52b188SYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
723*ee52b188SYork Sun #define CONFIG_CMD_EXT2
724*ee52b188SYork Sun #define CONFIG_HAS_FSL_DR_USB
725*ee52b188SYork Sun 
726*ee52b188SYork Sun #define CONFIG_MMC
727*ee52b188SYork Sun 
728*ee52b188SYork Sun #ifdef CONFIG_MMC
729*ee52b188SYork Sun #define CONFIG_FSL_ESDHC
730*ee52b188SYork Sun #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
731*ee52b188SYork Sun #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
732*ee52b188SYork Sun #define CONFIG_CMD_MMC
733*ee52b188SYork Sun #define CONFIG_GENERIC_MMC
734*ee52b188SYork Sun #define CONFIG_CMD_EXT2
735*ee52b188SYork Sun #define CONFIG_CMD_FAT
736*ee52b188SYork Sun #define CONFIG_DOS_PARTITION
737*ee52b188SYork Sun #endif
738*ee52b188SYork Sun 
739*ee52b188SYork Sun /*
740*ee52b188SYork Sun  * Miscellaneous configurable options
741*ee52b188SYork Sun  */
742*ee52b188SYork Sun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
743*ee52b188SYork Sun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
744*ee52b188SYork Sun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
745*ee52b188SYork Sun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
746*ee52b188SYork Sun #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
747*ee52b188SYork Sun #ifdef CONFIG_CMD_KGDB
748*ee52b188SYork Sun #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
749*ee52b188SYork Sun #else
750*ee52b188SYork Sun #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
751*ee52b188SYork Sun #endif
752*ee52b188SYork Sun #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
753*ee52b188SYork Sun #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
754*ee52b188SYork Sun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
755*ee52b188SYork Sun #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks*/
756*ee52b188SYork Sun 
757*ee52b188SYork Sun /*
758*ee52b188SYork Sun  * For booting Linux, the board info and command line data
759*ee52b188SYork Sun  * have to be in the first 64 MB of memory, since this is
760*ee52b188SYork Sun  * the maximum mapped by the Linux kernel during initialization.
761*ee52b188SYork Sun  */
762*ee52b188SYork Sun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
763*ee52b188SYork Sun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
764*ee52b188SYork Sun 
765*ee52b188SYork Sun #ifdef CONFIG_CMD_KGDB
766*ee52b188SYork Sun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
767*ee52b188SYork Sun #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
768*ee52b188SYork Sun #endif
769*ee52b188SYork Sun 
770*ee52b188SYork Sun /*
771*ee52b188SYork Sun  * Environment Configuration
772*ee52b188SYork Sun  */
773*ee52b188SYork Sun #define CONFIG_ROOTPATH		"/opt/nfsroot"
774*ee52b188SYork Sun #define CONFIG_BOOTFILE		"uImage"
775*ee52b188SYork Sun #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
776*ee52b188SYork Sun 
777*ee52b188SYork Sun /* default location for tftp and bootm */
778*ee52b188SYork Sun #define CONFIG_LOADADDR		1000000
779*ee52b188SYork Sun 
780*ee52b188SYork Sun #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
781*ee52b188SYork Sun 
782*ee52b188SYork Sun #define CONFIG_BAUDRATE	115200
783*ee52b188SYork Sun 
784*ee52b188SYork Sun #define __USB_PHY_TYPE	utmi
785*ee52b188SYork Sun 
786*ee52b188SYork Sun #define	CONFIG_EXTRA_ENV_SETTINGS				\
787*ee52b188SYork Sun 	"hwconfig=fsl_ddr:ctlr_intlv=3way_4KB,"		\
788*ee52b188SYork Sun 	"bank_intlv=auto;"					\
789*ee52b188SYork Sun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
790*ee52b188SYork Sun 	"netdev=eth0\0"						\
791*ee52b188SYork Sun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
792*ee52b188SYork Sun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"		\
793*ee52b188SYork Sun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
794*ee52b188SYork Sun 	"protect off $ubootaddr +$filesize && "			\
795*ee52b188SYork Sun 	"erase $ubootaddr +$filesize && "			\
796*ee52b188SYork Sun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
797*ee52b188SYork Sun 	"protect on $ubootaddr +$filesize && "			\
798*ee52b188SYork Sun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
799*ee52b188SYork Sun 	"consoledev=ttyS0\0"					\
800*ee52b188SYork Sun 	"ramdiskaddr=2000000\0"					\
801*ee52b188SYork Sun 	"ramdiskfile=t4240qds/ramdisk.uboot\0"			\
802*ee52b188SYork Sun 	"fdtaddr=c00000\0"					\
803*ee52b188SYork Sun 	"fdtfile=t4240qds/t4240qds.dtb\0"				\
804*ee52b188SYork Sun 	"bdev=sda3\0"						\
805*ee52b188SYork Sun 	"c=ffe\0"
806*ee52b188SYork Sun 
807*ee52b188SYork Sun /* For emulation this causes u-boot to jump to the start of the proof point
808*ee52b188SYork Sun    app code automatically */
809*ee52b188SYork Sun #define CONFIG_PROOF_POINTS			\
810*ee52b188SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
811*ee52b188SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
812*ee52b188SYork Sun  "cpu 1 release 0x29000000 - - -;"		\
813*ee52b188SYork Sun  "cpu 2 release 0x29000000 - - -;"		\
814*ee52b188SYork Sun  "cpu 3 release 0x29000000 - - -;"		\
815*ee52b188SYork Sun  "cpu 4 release 0x29000000 - - -;"		\
816*ee52b188SYork Sun  "cpu 5 release 0x29000000 - - -;"		\
817*ee52b188SYork Sun  "cpu 6 release 0x29000000 - - -;"		\
818*ee52b188SYork Sun  "cpu 7 release 0x29000000 - - -;"		\
819*ee52b188SYork Sun  "go 0x29000000"
820*ee52b188SYork Sun 
821*ee52b188SYork Sun #define CONFIG_HVBOOT				\
822*ee52b188SYork Sun  "setenv bootargs config-addr=0x60000000; "	\
823*ee52b188SYork Sun  "bootm 0x01000000 - 0x00f00000"
824*ee52b188SYork Sun 
825*ee52b188SYork Sun #define CONFIG_ALU				\
826*ee52b188SYork Sun  "setenv bootargs root=/dev/$bdev rw "		\
827*ee52b188SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
828*ee52b188SYork Sun  "cpu 1 release 0x01000000 - - -;"		\
829*ee52b188SYork Sun  "cpu 2 release 0x01000000 - - -;"		\
830*ee52b188SYork Sun  "cpu 3 release 0x01000000 - - -;"		\
831*ee52b188SYork Sun  "cpu 4 release 0x01000000 - - -;"		\
832*ee52b188SYork Sun  "cpu 5 release 0x01000000 - - -;"		\
833*ee52b188SYork Sun  "cpu 6 release 0x01000000 - - -;"		\
834*ee52b188SYork Sun  "cpu 7 release 0x01000000 - - -;"		\
835*ee52b188SYork Sun  "go 0x01000000"
836*ee52b188SYork Sun 
837*ee52b188SYork Sun #define CONFIG_LINUX				\
838*ee52b188SYork Sun  "setenv bootargs root=/dev/ram rw "		\
839*ee52b188SYork Sun  "console=$consoledev,$baudrate $othbootargs;"	\
840*ee52b188SYork Sun  "setenv ramdiskaddr 0x02000000;"		\
841*ee52b188SYork Sun  "setenv fdtaddr 0x00c00000;"			\
842*ee52b188SYork Sun  "setenv loadaddr 0x1000000;"			\
843*ee52b188SYork Sun  "bootm $loadaddr $ramdiskaddr $fdtaddr"
844*ee52b188SYork Sun 
845*ee52b188SYork Sun #define CONFIG_HDBOOT					\
846*ee52b188SYork Sun 	"setenv bootargs root=/dev/$bdev rw "		\
847*ee52b188SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
848*ee52b188SYork Sun 	"tftp $loadaddr $bootfile;"			\
849*ee52b188SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
850*ee52b188SYork Sun 	"bootm $loadaddr - $fdtaddr"
851*ee52b188SYork Sun 
852*ee52b188SYork Sun #define CONFIG_NFSBOOTCOMMAND			\
853*ee52b188SYork Sun 	"setenv bootargs root=/dev/nfs rw "	\
854*ee52b188SYork Sun 	"nfsroot=$serverip:$rootpath "		\
855*ee52b188SYork Sun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
856*ee52b188SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
857*ee52b188SYork Sun 	"tftp $loadaddr $bootfile;"		\
858*ee52b188SYork Sun 	"tftp $fdtaddr $fdtfile;"		\
859*ee52b188SYork Sun 	"bootm $loadaddr - $fdtaddr"
860*ee52b188SYork Sun 
861*ee52b188SYork Sun #define CONFIG_RAMBOOTCOMMAND				\
862*ee52b188SYork Sun 	"setenv bootargs root=/dev/ram rw "		\
863*ee52b188SYork Sun 	"console=$consoledev,$baudrate $othbootargs;"	\
864*ee52b188SYork Sun 	"tftp $ramdiskaddr $ramdiskfile;"		\
865*ee52b188SYork Sun 	"tftp $loadaddr $bootfile;"			\
866*ee52b188SYork Sun 	"tftp $fdtaddr $fdtfile;"			\
867*ee52b188SYork Sun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
868*ee52b188SYork Sun 
869*ee52b188SYork Sun #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
870*ee52b188SYork Sun 
871*ee52b188SYork Sun #ifdef CONFIG_SECURE_BOOT
872*ee52b188SYork Sun #include <asm/fsl_secure_boot.h>
873*ee52b188SYork Sun #endif
874*ee52b188SYork Sun 
875*ee52b188SYork Sun #endif	/* __CONFIG_H */
876