19fa32b12SVikas Manocha /* 29fa32b12SVikas Manocha * (C) Copyright 2014 39fa32b12SVikas Manocha * Vikas Manocha, STMicroelectronics, <vikas.manocha@st.com> 49fa32b12SVikas Manocha * 59fa32b12SVikas Manocha * SPDX-License-Identifier: GPL-2.0+ 69fa32b12SVikas Manocha */ 79fa32b12SVikas Manocha 89fa32b12SVikas Manocha #ifndef __CONFIG_STV0991_H 99fa32b12SVikas Manocha #define __CONFIG_STV0991_H 109fa32b12SVikas Manocha #define CONFIG_SYS_DCACHE_OFF 119fa32b12SVikas Manocha #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH 122ce4eaf4SVikas Manocha 139fa32b12SVikas Manocha #define CONFIG_SYS_CORTEX_R4 149fa32b12SVikas Manocha 159fa32b12SVikas Manocha /* ram memory-related information */ 169fa32b12SVikas Manocha #define CONFIG_NR_DRAM_BANKS 1 179fa32b12SVikas Manocha #define PHYS_SDRAM_1 0x00000000 189fa32b12SVikas Manocha #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 199fa32b12SVikas Manocha #define PHYS_SDRAM_1_SIZE 0x00198000 209fa32b12SVikas Manocha 219fa32b12SVikas Manocha #define CONFIG_ENV_SIZE 0x10000 22137d5b91SVikas Manocha #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE 23137d5b91SVikas Manocha #define CONFIG_ENV_OFFSET 0x30000 249fa32b12SVikas Manocha #define CONFIG_ENV_ADDR \ 259fa32b12SVikas Manocha (PHYS_SDRAM_1_SIZE - CONFIG_ENV_SIZE) 269fa32b12SVikas Manocha #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024) 279fa32b12SVikas Manocha 289fa32b12SVikas Manocha /* serial port (PL011) configuration */ 2939e4795aSVikas Manocha #define CONFIG_PL01X_SERIAL 309fa32b12SVikas Manocha 319fa32b12SVikas Manocha /* user interface */ 32c55e7591SVikas Manocha #define CONFIG_SYS_CBSIZE 1024 339fa32b12SVikas Manocha 349fa32b12SVikas Manocha /* MISC */ 359fa32b12SVikas Manocha #define CONFIG_SYS_LOAD_ADDR 0x00000000 36498b7c2eSVikas Manocha #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 379fa32b12SVikas Manocha #define CONFIG_SYS_INIT_RAM_ADDR 0x00190000 389fa32b12SVikas Manocha #define CONFIG_SYS_INIT_SP_OFFSET \ 399fa32b12SVikas Manocha (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 40*a187559eSBin Meng /* U-Boot Load Address */ 419fa32b12SVikas Manocha #define CONFIG_SYS_TEXT_BASE 0x00010000 429fa32b12SVikas Manocha #define CONFIG_SYS_INIT_SP_ADDR \ 439fa32b12SVikas Manocha (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 449fa32b12SVikas Manocha 452ce4eaf4SVikas Manocha /* GMAC related configs */ 462ce4eaf4SVikas Manocha 472ce4eaf4SVikas Manocha #define CONFIG_MII 482ce4eaf4SVikas Manocha #define CONFIG_DW_ALTDESCRIPTOR 492ce4eaf4SVikas Manocha 502ce4eaf4SVikas Manocha /* Command support defines */ 512ce4eaf4SVikas Manocha #define CONFIG_PHY_RESET_DELAY 10000 /* in usec */ 522ce4eaf4SVikas Manocha 53c55e7591SVikas Manocha #define CONFIG_SYS_MEMTEST_START 0x0000 54c55e7591SVikas Manocha #define CONFIG_SYS_MEMTEST_END 1024*1024 55c55e7591SVikas Manocha 56c55e7591SVikas Manocha /* Misc configuration */ 57c55e7591SVikas Manocha #define CONFIG_SYS_LONGHELP 58c55e7591SVikas Manocha #define CONFIG_CMDLINE_EDITING 59c55e7591SVikas Manocha 60c55e7591SVikas Manocha #define CONFIG_BOOTCOMMAND "go 0x40040000" 61d126e016SStefan Roese 62e67abcaaSVikas Manocha /* 63e67abcaaSVikas Manocha + * QSPI support 64e67abcaaSVikas Manocha + */ 65e67abcaaSVikas Manocha #ifdef CONFIG_OF_CONTROL /* QSPI is controlled via DT */ 66e67abcaaSVikas Manocha #define CONFIG_CQSPI_DECODER 0 67e67abcaaSVikas Manocha #define CONFIG_CQSPI_REF_CLK ((30/4)/2)*1000*1000 68e67abcaaSVikas Manocha 69e67abcaaSVikas Manocha #endif 70e67abcaaSVikas Manocha 719fa32b12SVikas Manocha #endif /* __CONFIG_H */ 72