xref: /rk3399_rockchip-uboot/include/configs/socrates.h (revision 3e79b588b5199f35016f178fc0d5d1266382097f)
15d108ac8SSergei Poselenov /*
25d108ac8SSergei Poselenov  * (C) Copyright 2008
35d108ac8SSergei Poselenov  * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
45d108ac8SSergei Poselenov  *
55d108ac8SSergei Poselenov  * Wolfgang Denk <wd@denx.de>
65d108ac8SSergei Poselenov  * Copyright 2004 Freescale Semiconductor.
75d108ac8SSergei Poselenov  * (C) Copyright 2002,2003 Motorola,Inc.
85d108ac8SSergei Poselenov  * Xianghua Xiao <X.Xiao@motorola.com>
95d108ac8SSergei Poselenov  *
105d108ac8SSergei Poselenov  * See file CREDITS for list of people who contributed to this
115d108ac8SSergei Poselenov  * project.
125d108ac8SSergei Poselenov  *
135d108ac8SSergei Poselenov  * This program is free software; you can redistribute it and/or
145d108ac8SSergei Poselenov  * modify it under the terms of the GNU General Public License as
155d108ac8SSergei Poselenov  * published by the Free Software Foundation; either version 2 of
165d108ac8SSergei Poselenov  * the License, or (at your option) any later version.
175d108ac8SSergei Poselenov  *
185d108ac8SSergei Poselenov  * This program is distributed in the hope that it will be useful,
195d108ac8SSergei Poselenov  * but WITHOUT ANY WARRANTY; without even the implied warranty of
205d108ac8SSergei Poselenov  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
215d108ac8SSergei Poselenov  * GNU General Public License for more details.
225d108ac8SSergei Poselenov  *
235d108ac8SSergei Poselenov  * You should have received a copy of the GNU General Public License
245d108ac8SSergei Poselenov  * along with this program; if not, write to the Free Software
255d108ac8SSergei Poselenov  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
265d108ac8SSergei Poselenov  * MA 02111-1307 USA
275d108ac8SSergei Poselenov  */
285d108ac8SSergei Poselenov 
295d108ac8SSergei Poselenov /*
305d108ac8SSergei Poselenov  * Socrates
315d108ac8SSergei Poselenov  */
325d108ac8SSergei Poselenov 
335d108ac8SSergei Poselenov #ifndef __CONFIG_H
345d108ac8SSergei Poselenov #define __CONFIG_H
355d108ac8SSergei Poselenov 
365d108ac8SSergei Poselenov /* High Level Configuration Options */
375d108ac8SSergei Poselenov #define CONFIG_BOOKE		1	/* BOOKE			*/
385d108ac8SSergei Poselenov #define CONFIG_E500		1	/* BOOKE e500 family		*/
395d108ac8SSergei Poselenov #define CONFIG_MPC85xx		1	/* MPC8540/60/55/41		*/
405d108ac8SSergei Poselenov #define CONFIG_MPC8544		1
415d108ac8SSergei Poselenov #define CONFIG_SOCRATES		1
425d108ac8SSergei Poselenov 
435d108ac8SSergei Poselenov #define CONFIG_PCI
445d108ac8SSergei Poselenov 
455d108ac8SSergei Poselenov #define CONFIG_TSEC_ENET		/* tsec ethernet support	*/
465d108ac8SSergei Poselenov 
475d108ac8SSergei Poselenov #define CONFIG_MISC_INIT_R	1	/* Call misc_init_r		*/
48*3e79b588SDetlev Zundel #define CONFIG_BOARD_EARLY_INIT_R 1	/* Call board_early_init_r	*/
495d108ac8SSergei Poselenov 
505d108ac8SSergei Poselenov #define CONFIG_FSL_LAW		1	/* Use common FSL init code */
515d108ac8SSergei Poselenov 
525d108ac8SSergei Poselenov /*
535d108ac8SSergei Poselenov  * Only possible on E500 Version 2 or newer cores.
545d108ac8SSergei Poselenov  */
555d108ac8SSergei Poselenov #define CONFIG_ENABLE_36BIT_PHYS	1
565d108ac8SSergei Poselenov 
575d108ac8SSergei Poselenov /*
585d108ac8SSergei Poselenov  * sysclk for MPC85xx
595d108ac8SSergei Poselenov  *
605d108ac8SSergei Poselenov  * Two valid values are:
615d108ac8SSergei Poselenov  *    33000000
625d108ac8SSergei Poselenov  *    66000000
635d108ac8SSergei Poselenov  *
645d108ac8SSergei Poselenov  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
655d108ac8SSergei Poselenov  * is likely the desired value here, so that is now the default.
665d108ac8SSergei Poselenov  * The board, however, can run at 66MHz.  In any event, this value
675d108ac8SSergei Poselenov  * must match the settings of some switches.  Details can be found
685d108ac8SSergei Poselenov  * in the README.mpc85xxads.
695d108ac8SSergei Poselenov  */
705d108ac8SSergei Poselenov 
715d108ac8SSergei Poselenov #ifndef CONFIG_SYS_CLK_FREQ
725d108ac8SSergei Poselenov #define CONFIG_SYS_CLK_FREQ	66666666
735d108ac8SSergei Poselenov #endif
745d108ac8SSergei Poselenov 
755d108ac8SSergei Poselenov /*
765d108ac8SSergei Poselenov  * These can be toggled for performance analysis, otherwise use default.
775d108ac8SSergei Poselenov  */
785d108ac8SSergei Poselenov #define CONFIG_L2_CACHE			/* toggle L2 cache		*/
795d108ac8SSergei Poselenov #define CONFIG_BTB			/* toggle branch predition	*/
805d108ac8SSergei Poselenov #define CONFIG_ADDR_STREAMING		/* toggle addr streaming	*/
815d108ac8SSergei Poselenov 
825d108ac8SSergei Poselenov #define CFG_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions	*/
835d108ac8SSergei Poselenov 
845d108ac8SSergei Poselenov #undef	CFG_DRAM_TEST			/* memory test, takes time	*/
855d108ac8SSergei Poselenov #define CFG_MEMTEST_START	0x00000000
865d108ac8SSergei Poselenov #define CFG_MEMTEST_END		0x10000000
875d108ac8SSergei Poselenov 
885d108ac8SSergei Poselenov /*
895d108ac8SSergei Poselenov  * Base addresses -- Note these are effective addresses where the
905d108ac8SSergei Poselenov  * actual resources get mapped (not physical addresses)
915d108ac8SSergei Poselenov  */
925d108ac8SSergei Poselenov #define CFG_CCSRBAR_DEFAULT	0xFF700000	/* CCSRBAR Default	*/
935d108ac8SSergei Poselenov #define CFG_CCSRBAR		0xE0000000	/* relocated CCSRBAR	*/
945d108ac8SSergei Poselenov #define CFG_CCSRBAR_PHYS	CFG_CCSRBAR	/* physical addr of CCSRBAR */
955d108ac8SSergei Poselenov #define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR	*/
965d108ac8SSergei Poselenov 
97be0bd823SKumar Gala /* DDR Setup */
98be0bd823SKumar Gala #define CONFIG_FSL_DDR2
99be0bd823SKumar Gala #undef CONFIG_FSL_DDR_INTERACTIVE
100be0bd823SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
101be0bd823SKumar Gala #define CONFIG_DDR_SPD
102be0bd823SKumar Gala 
103be0bd823SKumar Gala #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
104be0bd823SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
105be0bd823SKumar Gala 
106be0bd823SKumar Gala #define CFG_DDR_SDRAM_BASE	0x00000000
1075d108ac8SSergei Poselenov #define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE
108be0bd823SKumar Gala #define CONFIG_VERY_BIG_RAM
109be0bd823SKumar Gala 
110be0bd823SKumar Gala #define CONFIG_NUM_DDR_CONTROLLERS	1
111be0bd823SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
112be0bd823SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
113be0bd823SKumar Gala 
114be0bd823SKumar Gala /* I2C addresses of SPD EEPROMs */
115be0bd823SKumar Gala #define SPD_EEPROM_ADDRESS	0x51	/* CTLR 0 DIMM 0 */
1165d108ac8SSergei Poselenov 
1175d108ac8SSergei Poselenov #define CONFIG_DDR_DEFAULT_CL	30		/* CAS latency 3	*/
1185d108ac8SSergei Poselenov 
1195d108ac8SSergei Poselenov /* Hardcoded values, to use instead of SPD */
1205d108ac8SSergei Poselenov #define CFG_DDR_CS0_BNDS		0x0000000f
1215d108ac8SSergei Poselenov #define CFG_DDR_CS0_CONFIG		0x80010102
1225d108ac8SSergei Poselenov #define CFG_DDR_TIMING_0		0x00260802
1235d108ac8SSergei Poselenov #define CFG_DDR_TIMING_1		0x3935D322
1245d108ac8SSergei Poselenov #define CFG_DDR_TIMING_2		0x14904CC8
1255d108ac8SSergei Poselenov #define CFG_DDR_MODE			0x00480432
1265d108ac8SSergei Poselenov #define CFG_DDR_INTERVAL		0x030C0100
1275d108ac8SSergei Poselenov #define CFG_DDR_CONFIG_2		0x04400000
1285d108ac8SSergei Poselenov #define CFG_DDR_CONFIG			0xC3008000
1295d108ac8SSergei Poselenov #define CFG_DDR_CLK_CONTROL		0x03800000
1305d108ac8SSergei Poselenov #define CFG_SDRAM_SIZE			256 /* in Megs */
1315d108ac8SSergei Poselenov 
1325d108ac8SSergei Poselenov /*
1335d108ac8SSergei Poselenov  * Flash on the LocalBus
1345d108ac8SSergei Poselenov  */
1355d108ac8SSergei Poselenov #define CFG_LBC_CACHE_BASE	0xf0000000	/* Localbus cacheable	 */
1365d108ac8SSergei Poselenov 
1375d108ac8SSergei Poselenov #define CFG_FLASH0		0xFE000000
1385d108ac8SSergei Poselenov #define CFG_FLASH1		0xFC000000
1395d108ac8SSergei Poselenov #define CFG_FLASH_BANKS_LIST	{ CFG_FLASH1, CFG_FLASH0 }
1405d108ac8SSergei Poselenov 
1415d108ac8SSergei Poselenov #define CFG_LBC_FLASH_BASE	CFG_FLASH1	/* Localbus flash start	*/
1425d108ac8SSergei Poselenov #define CFG_FLASH_BASE		CFG_LBC_FLASH_BASE /* start of FLASH	*/
1435d108ac8SSergei Poselenov 
1445d108ac8SSergei Poselenov #define CFG_BR0_PRELIM		0xfe001001	/* port size 16bit	*/
145*3e79b588SDetlev Zundel #define CFG_OR0_PRELIM		0xfe000030	/* 32MB Flash		*/
1465d108ac8SSergei Poselenov #define CFG_BR1_PRELIM		0xfc001001	/* port size 16bit	*/
147*3e79b588SDetlev Zundel #define CFG_OR1_PRELIM		0xfe000030	/* 32MB Flash		*/
1485d108ac8SSergei Poselenov 
1495d108ac8SSergei Poselenov #define CFG_FLASH_CFI				/* flash is CFI compat.	*/
15000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER			/* Use common CFI driver*/
1515d108ac8SSergei Poselenov 
1525d108ac8SSergei Poselenov #define CFG_MAX_FLASH_BANKS	2		/* number of banks	*/
153e18575d5SSergei Poselenov #define CFG_MAX_FLASH_SECT	256		/* sectors per device	*/
1545d108ac8SSergei Poselenov #undef	CFG_FLASH_CHECKSUM
1555d108ac8SSergei Poselenov #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms)	*/
1565d108ac8SSergei Poselenov #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms)	*/
1575d108ac8SSergei Poselenov 
1585d108ac8SSergei Poselenov #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor	*/
1595d108ac8SSergei Poselenov 
160*3e79b588SDetlev Zundel #define CFG_LBC_LCRR		0x00030004    /* LB clock ratio reg	*/
1615d108ac8SSergei Poselenov #define CFG_LBC_LBCR		0x00000000    /* LB config reg		*/
1625d108ac8SSergei Poselenov #define CFG_LBC_LSRT		0x20000000    /* LB sdram refresh timer	*/
1635d108ac8SSergei Poselenov #define CFG_LBC_MRTPR		0x20000000    /* LB refresh timer presc.*/
1645d108ac8SSergei Poselenov 
1655d108ac8SSergei Poselenov #define CONFIG_L1_INIT_RAM
1665d108ac8SSergei Poselenov #define CFG_INIT_RAM_LOCK	1
1675d108ac8SSergei Poselenov #define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address	*/
1685d108ac8SSergei Poselenov #define CFG_INIT_RAM_END	0x4000		/* End used area in RAM	*/
1695d108ac8SSergei Poselenov 
1705d108ac8SSergei Poselenov #define CFG_GBL_DATA_SIZE	128		/* num bytes initial data*/
1715d108ac8SSergei Poselenov #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
1725d108ac8SSergei Poselenov #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
1735d108ac8SSergei Poselenov 
1745d108ac8SSergei Poselenov #define CFG_MONITOR_LEN		(256 * 1024)	/* Reserve 256kB for Mon */
175*3e79b588SDetlev Zundel #define CFG_MALLOC_LEN		(4 << 20)	/* Reserve 4 MB for malloc */
176*3e79b588SDetlev Zundel 
177*3e79b588SDetlev Zundel /* FPGA and NAND */
178*3e79b588SDetlev Zundel #define CFG_FPGA_BASE		0xc0000000
179*3e79b588SDetlev Zundel #define CFG_FPGA_SIZE		0x00100000	/* 1 MB		*/
180*3e79b588SDetlev Zundel #define CFG_HMI_BASE		0xc0010000
181*3e79b588SDetlev Zundel #define CFG_BR3_PRELIM		0xc0001881	/* UPMA, 32-bit */
182*3e79b588SDetlev Zundel #define CFG_OR3_PRELIM		0xfff00000	/* 1 MB 	*/
183*3e79b588SDetlev Zundel 
184*3e79b588SDetlev Zundel #define CFG_NAND_BASE		(CFG_FPGA_BASE + 0x70)
185*3e79b588SDetlev Zundel #define CFG_MAX_NAND_DEVICE	1
186*3e79b588SDetlev Zundel #define NAND_MAX_CHIPS		1
187*3e79b588SDetlev Zundel #define CONFIG_CMD_NAND
1885d108ac8SSergei Poselenov 
1895d108ac8SSergei Poselenov /* Serial Port */
1905d108ac8SSergei Poselenov 
1915d108ac8SSergei Poselenov #define CONFIG_CONS_INDEX     1
1925d108ac8SSergei Poselenov #undef	CONFIG_SERIAL_SOFTWARE_FIFO
1935d108ac8SSergei Poselenov #define CFG_NS16550
1945d108ac8SSergei Poselenov #define CFG_NS16550_SERIAL
1955d108ac8SSergei Poselenov #define CFG_NS16550_REG_SIZE	1
1965d108ac8SSergei Poselenov #define CFG_NS16550_CLK		get_bus_freq(0)
1975d108ac8SSergei Poselenov 
1985d108ac8SSergei Poselenov #define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500)
1995d108ac8SSergei Poselenov #define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600)
2005d108ac8SSergei Poselenov 
2015d108ac8SSergei Poselenov #define CONFIG_BAUDRATE         115200
2025d108ac8SSergei Poselenov 
2035d108ac8SSergei Poselenov #define CFG_BAUDRATE_TABLE  \
2045d108ac8SSergei Poselenov 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
2055d108ac8SSergei Poselenov 
2065d108ac8SSergei Poselenov #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
2075d108ac8SSergei Poselenov #define CFG_HUSH_PARSER		1	/* Use the HUSH parser		*/
2085d108ac8SSergei Poselenov #ifdef	CFG_HUSH_PARSER
2095d108ac8SSergei Poselenov #define	CFG_PROMPT_HUSH_PS2	"> "
2105d108ac8SSergei Poselenov #endif
2115d108ac8SSergei Poselenov 
2125d108ac8SSergei Poselenov 
2135d108ac8SSergei Poselenov /*
2145d108ac8SSergei Poselenov  * I2C
2155d108ac8SSergei Poselenov  */
2165d108ac8SSergei Poselenov #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
2175d108ac8SSergei Poselenov #define CONFIG_HARD_I2C			/* I2C with hardware support	*/
2185d108ac8SSergei Poselenov #undef	CONFIG_SOFT_I2C			/* I2C bit-banged		*/
219*3e79b588SDetlev Zundel #define CFG_I2C_SPEED		102124	/* I2C speed and slave address	*/
2205d108ac8SSergei Poselenov #define CFG_I2C_SLAVE		0x7F
2215d108ac8SSergei Poselenov #define CFG_I2C_OFFSET		0x3000
2225d108ac8SSergei Poselenov 
223*3e79b588SDetlev Zundel #define CONFIG_I2C_MULTI_BUS
224*3e79b588SDetlev Zundel #define CONFIG_I2C_CMD_TREE
225*3e79b588SDetlev Zundel #define CFG_I2C2_OFFSET		0x3100
226*3e79b588SDetlev Zundel 
2275d108ac8SSergei Poselenov /* I2C RTC */
228e18575d5SSergei Poselenov #define CONFIG_RTC_RX8025		/* Use Epson rx8025 rtc via i2c	*/
229e18575d5SSergei Poselenov #define CFG_I2C_RTC_ADDR	0x32	/* at address 0x32		*/
2305d108ac8SSergei Poselenov 
2312f7468aeSSergei Poselenov /* I2C temp sensor */
2322f7468aeSSergei Poselenov /* Socrates uses Maxim's	DS75, which is compatible with LM75 */
2332f7468aeSSergei Poselenov #define CONFIG_DTT_LM75		1
2342f7468aeSSergei Poselenov #define CONFIG_DTT_SENSORS	{4}		/* Sensor addresses	*/
2352f7468aeSSergei Poselenov #define CFG_DTT_MAX_TEMP	125
2362f7468aeSSergei Poselenov #define CFG_DTT_LOW_TEMP	-55
2372f7468aeSSergei Poselenov #define CFG_DTT_HYSTERESIS	3
2382f7468aeSSergei Poselenov #define CFG_EEPROM_PAGE_WRITE_ENABLE	/* necessary for the LM75 chip */
2392f7468aeSSergei Poselenov #define CFG_EEPROM_PAGE_WRITE_BITS	4
2402f7468aeSSergei Poselenov 
2415d108ac8SSergei Poselenov /*
2425d108ac8SSergei Poselenov  * General PCI
2435d108ac8SSergei Poselenov  * Memory space is mapped 1-1.
2445d108ac8SSergei Poselenov  */
2455d108ac8SSergei Poselenov #define CFG_PCI_PHYS		0x80000000	/* 1G PCI TLB */
2465d108ac8SSergei Poselenov 
2475e1882dfSSergei Poselenov /* PCI is clocked by the external source at 33 MHz */
2485e1882dfSSergei Poselenov #define CONFIG_PCI_CLK_FREQ	33000000
2495d108ac8SSergei Poselenov #define CFG_PCI1_MEM_BASE	0x80000000
2505d108ac8SSergei Poselenov #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
2515d108ac8SSergei Poselenov #define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M			*/
2525d108ac8SSergei Poselenov #define CFG_PCI1_IO_BASE	0xE2000000
2535d108ac8SSergei Poselenov #define CFG_PCI1_IO_PHYS	CFG_PCI1_IO_BASE
2545d108ac8SSergei Poselenov #define CFG_PCI1_IO_SIZE	0x01000000	/* 16M			*/
2555d108ac8SSergei Poselenov 
2565d108ac8SSergei Poselenov #if defined(CONFIG_PCI)
2575d108ac8SSergei Poselenov #define CONFIG_PCI_PNP			/* do pci plug-and-play		*/
258d39e6851SSergei Poselenov #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup	*/
2595d108ac8SSergei Poselenov #endif	/* CONFIG_PCI */
2605d108ac8SSergei Poselenov 
2615d108ac8SSergei Poselenov 
2625d108ac8SSergei Poselenov #define CONFIG_NET_MULTI	1
2635d108ac8SSergei Poselenov #define CONFIG_MII		1	/* MII PHY management */
2645d108ac8SSergei Poselenov #define CONFIG_TSEC1	1
2655d108ac8SSergei Poselenov #define CONFIG_TSEC1_NAME	"TSEC0"
2662f845dc2SSergei Poselenov #define CONFIG_TSEC3	1
2672f845dc2SSergei Poselenov #define CONFIG_TSEC3_NAME	"TSEC1"
2685d108ac8SSergei Poselenov #undef CONFIG_MPC85XX_FEC
2695d108ac8SSergei Poselenov 
2705d108ac8SSergei Poselenov #define TSEC1_PHY_ADDR		0
2712f845dc2SSergei Poselenov #define TSEC3_PHY_ADDR		1
2725d108ac8SSergei Poselenov 
2735d108ac8SSergei Poselenov #define TSEC1_PHYIDX		0
2742f845dc2SSergei Poselenov #define TSEC3_PHYIDX		0
2755d108ac8SSergei Poselenov #define TSEC1_FLAGS		TSEC_GIGABIT
2762f845dc2SSergei Poselenov #define TSEC3_FLAGS		TSEC_GIGABIT
2775d108ac8SSergei Poselenov 
2782f845dc2SSergei Poselenov /* Options are: TSEC[0,1] */
2795d108ac8SSergei Poselenov #define CONFIG_ETHPRIME		"TSEC0"
2805d108ac8SSergei Poselenov #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
2815d108ac8SSergei Poselenov 
282e18575d5SSergei Poselenov #define CONFIG_HAS_ETH0
283e18575d5SSergei Poselenov #define CONFIG_HAS_ETH1
284e18575d5SSergei Poselenov 
2855d108ac8SSergei Poselenov /*
2865d108ac8SSergei Poselenov  * Environment
2875d108ac8SSergei Poselenov  */
2885d108ac8SSergei Poselenov #define CFG_ENV_IS_IN_FLASH	1
2895d108ac8SSergei Poselenov #define CFG_ENV_SECT_SIZE	0x20000 /* 128K(one sector) for env	*/
2905d108ac8SSergei Poselenov #define CFG_ENV_ADDR		(CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
2915d108ac8SSergei Poselenov #define CFG_ENV_SIZE		0x4000
2925d108ac8SSergei Poselenov #define CFG_ENV_ADDR_REDUND	(CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
2935d108ac8SSergei Poselenov #define CFG_ENV_SIZE_REDUND	(CFG_ENV_SIZE)
2945d108ac8SSergei Poselenov 
2955d108ac8SSergei Poselenov #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/
2965d108ac8SSergei Poselenov #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/
2975d108ac8SSergei Poselenov 
2985d108ac8SSergei Poselenov #define	CONFIG_TIMESTAMP		/* Print image info with ts	*/
2995d108ac8SSergei Poselenov 
3005d108ac8SSergei Poselenov 
3015d108ac8SSergei Poselenov /*
3025d108ac8SSergei Poselenov  * BOOTP options
3035d108ac8SSergei Poselenov  */
3045d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTFILESIZE
3055d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTPATH
3065d108ac8SSergei Poselenov #define CONFIG_BOOTP_GATEWAY
3075d108ac8SSergei Poselenov #define CONFIG_BOOTP_HOSTNAME
3085d108ac8SSergei Poselenov 
3095d108ac8SSergei Poselenov 
3105d108ac8SSergei Poselenov /*
3115d108ac8SSergei Poselenov  * Command line configuration.
3125d108ac8SSergei Poselenov  */
3135d108ac8SSergei Poselenov #include <config_cmd_default.h>
3145d108ac8SSergei Poselenov 
3155d108ac8SSergei Poselenov #define CONFIG_CMD_DATE
3165d108ac8SSergei Poselenov #define CONFIG_CMD_DHCP
3172f7468aeSSergei Poselenov #define CONFIG_CMD_DTT
3185d108ac8SSergei Poselenov #undef CONFIG_CMD_EEPROM
3195d108ac8SSergei Poselenov #define CONFIG_CMD_I2C
320*3e79b588SDetlev Zundel #define CONFIG_CMD_SDRAM
3215d108ac8SSergei Poselenov #define CONFIG_CMD_MII
3225d108ac8SSergei Poselenov #define CONFIG_CMD_NFS
3235d108ac8SSergei Poselenov #define CONFIG_CMD_PING
3245d108ac8SSergei Poselenov #define CONFIG_CMD_SNTP
325791e1dbaSSergei Poselenov #define CONFIG_CMD_USB
326*3e79b588SDetlev Zundel #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
3275d108ac8SSergei Poselenov 
3285d108ac8SSergei Poselenov #if defined(CONFIG_PCI)
3295d108ac8SSergei Poselenov     #define CONFIG_CMD_PCI
3305d108ac8SSergei Poselenov #endif
3315d108ac8SSergei Poselenov 
3325d108ac8SSergei Poselenov #undef CONFIG_WATCHDOG			/* watchdog disabled		*/
3335d108ac8SSergei Poselenov 
3345d108ac8SSergei Poselenov /*
3355d108ac8SSergei Poselenov  * Miscellaneous configurable options
3365d108ac8SSergei Poselenov  */
3375d108ac8SSergei Poselenov #define CFG_LONGHELP			/* undef to save memory		*/
3385d108ac8SSergei Poselenov #define CFG_LOAD_ADDR	0x2000000	/* default load address		*/
3395d108ac8SSergei Poselenov #define CFG_PROMPT	"=> "		/* Monitor Command Prompt	*/
3405d108ac8SSergei Poselenov 
3415d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB)
3425d108ac8SSergei Poselenov     #define CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/
3435d108ac8SSergei Poselenov #else
3445d108ac8SSergei Poselenov     #define CFG_CBSIZE	256		/* Console I/O Buffer Size	*/
3455d108ac8SSergei Poselenov #endif
3465d108ac8SSergei Poselenov 
3475d108ac8SSergei Poselenov #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buf Size	*/
3485d108ac8SSergei Poselenov #define CFG_MAXARGS	16		/* max number of command args	*/
3495d108ac8SSergei Poselenov #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/
3505d108ac8SSergei Poselenov #define CFG_HZ		1000		/* decrementer freq: 1ms ticks	*/
3515d108ac8SSergei Poselenov 
3525d108ac8SSergei Poselenov /*
3535d108ac8SSergei Poselenov  * For booting Linux, the board info and command line data
3545d108ac8SSergei Poselenov  * have to be in the first 8 MB of memory, since this is
3555d108ac8SSergei Poselenov  * the maximum mapped by the Linux kernel during initialization.
3565d108ac8SSergei Poselenov  */
3575d108ac8SSergei Poselenov #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux	*/
3585d108ac8SSergei Poselenov 
3595d108ac8SSergei Poselenov /*
3605d108ac8SSergei Poselenov  * Internal Definitions
3615d108ac8SSergei Poselenov  *
3625d108ac8SSergei Poselenov  * Boot Flags
3635d108ac8SSergei Poselenov  */
3645d108ac8SSergei Poselenov #define BOOTFLAG_COLD	0x01		/* Power-On: Boot from FLASH	*/
3655d108ac8SSergei Poselenov #define BOOTFLAG_WARM	0x02		/* Software reboot		*/
3665d108ac8SSergei Poselenov 
3675d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB)
3685d108ac8SSergei Poselenov #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port*/
3695d108ac8SSergei Poselenov #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use	*/
3705d108ac8SSergei Poselenov #endif
3715d108ac8SSergei Poselenov 
3725d108ac8SSergei Poselenov 
3735d108ac8SSergei Poselenov #define CONFIG_LOADADDR	 200000		/* default addr for tftp & bootm*/
3745d108ac8SSergei Poselenov 
375*3e79b588SDetlev Zundel #define CONFIG_BOOTDELAY 1		/* -1 disables auto-boot	*/
3765d108ac8SSergei Poselenov 
3775d108ac8SSergei Poselenov #define CONFIG_PREBOOT	"echo;"	\
378*3e79b588SDetlev Zundel 	"echo Welcome on the ABB Socrates Board;" \
3795d108ac8SSergei Poselenov 	"echo"
3805d108ac8SSergei Poselenov 
3815d108ac8SSergei Poselenov #undef	CONFIG_BOOTARGS		/* the boot command will set bootargs	*/
3825d108ac8SSergei Poselenov 
3835d108ac8SSergei Poselenov #define	CONFIG_EXTRA_ENV_SETTINGS					\
3845d108ac8SSergei Poselenov 	"netdev=eth0\0"							\
3855d108ac8SSergei Poselenov 	"consdev=ttyS0\0"						\
386*3e79b588SDetlev Zundel 	"uboot_file=/home/tftp/syscon3/u-boot.bin\0"			\
387*3e79b588SDetlev Zundel 	"bootfile=/home/tftp/syscon3/uImage\0"				\
388*3e79b588SDetlev Zundel 	"fdt_file=/home/tftp/syscon3/socrates.dtb\0"			\
389*3e79b588SDetlev Zundel 	"initrd_file=/home/tftp/syscon3/uinitrd.gz\0"			\
390*3e79b588SDetlev Zundel 	"uboot_addr=FFFA0000\0"						\
391*3e79b588SDetlev Zundel 	"kernel_addr=FE000000\0"					\
392*3e79b588SDetlev Zundel 	"fdt_addr=FE1E0000\0"						\
393*3e79b588SDetlev Zundel 	"ramdisk_addr=FE200000\0"					\
394*3e79b588SDetlev Zundel 	"fdt_addr_r=B00000\0"						\
395*3e79b588SDetlev Zundel 	"kernel_addr_r=200000\0"					\
396*3e79b588SDetlev Zundel 	"ramdisk_addr_r=400000\0"					\
397*3e79b588SDetlev Zundel 	"rootpath=/opt/eldk/ppc_85xxDP\0"				\
398*3e79b588SDetlev Zundel 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
3995d108ac8SSergei Poselenov 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
4005d108ac8SSergei Poselenov 		"nfsroot=$serverip:$rootpath\0"				\
401*3e79b588SDetlev Zundel 	"addcons=setenv bootargs $bootargs "				\
402*3e79b588SDetlev Zundel 		"console=$consdev,$baudrate\0"				\
4035d108ac8SSergei Poselenov 	"addip=setenv bootargs $bootargs "				\
4045d108ac8SSergei Poselenov 		"ip=$ipaddr:$serverip:$gatewayip:$netmask"		\
4055d108ac8SSergei Poselenov 		":$hostname:$netdev:off panic=1\0"			\
406*3e79b588SDetlev Zundel 	"boot_nor=run ramargs addcons;"					\
407e18575d5SSergei Poselenov 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"	\
408e18575d5SSergei Poselenov 	"net_nfs=tftp ${kernel_addr_r} ${bootfile}; "			\
409e18575d5SSergei Poselenov 		"tftp ${fdt_addr_r} ${fdt_file}; "			\
410e18575d5SSergei Poselenov 		"run nfsargs addip addcons;"				\
411e18575d5SSergei Poselenov 		"bootm ${kernel_addr_r} - ${fdt_addr_r}\0"		\
412*3e79b588SDetlev Zundel 	"update_uboot=tftp 100000 ${uboot_file};"			\
413*3e79b588SDetlev Zundel 		"protect off fffa0000 ffffffff;"			\
414*3e79b588SDetlev Zundel 		"era fffa0000 ffffffff;"				\
415*3e79b588SDetlev Zundel 		"cp.b 100000 fffa0000 ${filesize};"			\
4165d108ac8SSergei Poselenov 		"setenv filesize;saveenv\0"				\
417*3e79b588SDetlev Zundel 	"update_kernel=tftp 100000 ${bootfile};"			\
418*3e79b588SDetlev Zundel 		"era fe000000 fe1dffff;"				\
419*3e79b588SDetlev Zundel 		"cp.b 100000 fe000000 ${filesize};"			\
420*3e79b588SDetlev Zundel 		"setenv filesize;saveenv\0"				\
421*3e79b588SDetlev Zundel 	"update_fdt=tftp 100000 ${fdt_file};" 				\
422*3e79b588SDetlev Zundel 		"era fe1e0000 fe1fffff;"				\
423*3e79b588SDetlev Zundel 		"cp.b 100000 fe1e0000 ${filesize};"			\
424*3e79b588SDetlev Zundel 		"setenv filesize;saveenv\0"				\
425*3e79b588SDetlev Zundel 	"update_initrd=tftp 100000 ${initrd_file};" 			\
426*3e79b588SDetlev Zundel 		"era fe200000 fe9fffff;"				\
427*3e79b588SDetlev Zundel 		"cp.b 100000 fe200000 ${filesize};"			\
428*3e79b588SDetlev Zundel 		"setenv filesize;saveenv\0"				\
429*3e79b588SDetlev Zundel 	"clean_data=era fea00000 fff5ffff\0"				\
430*3e79b588SDetlev Zundel 	"usbargs=setenv bootargs root=/dev/sda1 rw\0" 			\
431*3e79b588SDetlev Zundel 	"load_usb=usb start;" 						\
432*3e79b588SDetlev Zundel 		"ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0"	\
433*3e79b588SDetlev Zundel 	"boot_usb=run load_usb usbargs addcons;"			\
434*3e79b588SDetlev Zundel 		"bootm ${kernel_addr_r} - ${fdt_addr};"			\
435*3e79b588SDetlev Zundel 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"	\
4365d108ac8SSergei Poselenov 	""
437*3e79b588SDetlev Zundel #define CONFIG_BOOTCOMMAND	"run boot_nor"
4385d108ac8SSergei Poselenov 
439e18575d5SSergei Poselenov /* pass open firmware flat tree */
440e18575d5SSergei Poselenov #define CONFIG_OF_LIBFDT	1
441e18575d5SSergei Poselenov #define CONFIG_OF_BOARD_SETUP	1
442e18575d5SSergei Poselenov 
443791e1dbaSSergei Poselenov /* USB support */
444791e1dbaSSergei Poselenov #define CONFIG_USB_OHCI_NEW		1
445791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI			1
446791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI_DEVNO		3 /* Number in PCI list */
447e90fb6afSYuri Tikhonov #define CONFIG_PCI_EHCI_DEVNO		(CONFIG_PCI_OHCI_DEVNO / 2)
448791e1dbaSSergei Poselenov #define CFG_USB_OHCI_MAX_ROOT_PORTS	15
449791e1dbaSSergei Poselenov #define CFG_USB_OHCI_SLOT_NAME		"ohci_pci"
450791e1dbaSSergei Poselenov #define CFG_OHCI_SWAP_REG_ACCESS	1
451791e1dbaSSergei Poselenov #define CONFIG_DOS_PARTITION		1
452791e1dbaSSergei Poselenov #define CONFIG_USB_STORAGE		1
453791e1dbaSSergei Poselenov 
4545d108ac8SSergei Poselenov #endif	/* __CONFIG_H */
455